# PY32F003 Series ## 32-bit ARM® Cortex®-M0+ Microcontrollers # **Reference Manual** Puya Semiconductor (Shanghai) Co., Ltd #### Contents | 1. | Lis | t of a | bbreviations for register | 18 | |----|------|--------|------------------------------------------------------|----| | 2. | Sys | stem | architecture | 19 | | 3. | Me | mory | and bus architecture | 20 | | | 3.1. | Sys | tem architecture | 20 | | | 3.2. | Mer | mory organization | 21 | | | 3.3. | Intro | oduction to memory structure | 21 | | | 3.4. | Eml | bedded SRAM | 24 | | | 3.5. | Flas | sh memory | 24 | | | 3.6. | Boo | ot mode | | | | 3.6 | .1. | Memory physical mapping | | | | 3.6 | | Embedded boot loader | | | 4. | Em | | led Flash memory | | | | 4.1. | | features | | | | 4.2. | Flas | sh memory function introduction | | | | 4.2 | .1. | Flash structure | 26 | | | 4.2 | .2. | Flash read operation and access latency | | | | 4.2 | _ | Flash program and erase operations | | | | 4.3. | | duct Unique Identifier (UID) | | | | 4.4. | Flas | sh option byte | 30 | | | 4.4. | .1. | Flash option word | | | | 4.4. | .2. | Flash option byte write | 33 | | | 4.5. | Flas | sh configuration bytes | 34 | | | 4.5 | .1. | HSI_TRIMMING_FOR_USER | 35 | | | 4.5 | .2. | Calibration value of temperature sensor | 36 | | | 4.5 | .3. | HSI_4M/8M/16M/22.12M/24M_EPPARA0 | 36 | | | 4.5 | .4. | HSI_4M/8M/16M/22.12M/24M_EPPARA1 | 36 | | | 4.5 | .5. | HSI_4M/8M/16M/22.12M/24M_EPPARA2 | 36 | | | 4.5. | .6. | HSI_4M/8M/16M/22.12M/24M_EPPARA3 | 37 | | | 4.5 | .7. | HSI_4M/8M/16M/22.12M/24M_EPPARA4 | 37 | | | 4.6. | Flas | sh protectionsh | 37 | | | 4.6 | .1. | Flash software development kit (SDK) area protection | 37 | | | 4.6 | .2. | Flash read protection | 38 | | | 4.6 | .3. | Flash write protection | 39 | | | 4.6 | .4. | Option byte write protection | 40 | | | 4.7. | Flas | sh interrupt | 40 | | | 4.8. | Flas | sh register description | 40 | | | 4.8 | .1. | Flash access control register (FLASH_ACR) | 40 | | | 4.8 | .2. | Flash key register (FLASH_KEYR) | 40 | | | 4.8.3. | Flash option key register (FLASH_OPTKEYR) | 41 | |----|----------|-------------------------------------------------------------------|----| | | 4.8.4. | Flash status register (FLASH_SR) | 41 | | | 4.8.5. | Flash control register (FLASH_CR) | 42 | | | 4.8.6. | Flash option register (FLASH_OPTR) | 43 | | | 4.8.7. | Flash SDK address register (FLASH_SDKR) | 44 | | | 4.8.8. | Flash WRP address register (FLASH_WRPR) | 44 | | | 4.8.9. | Flash sleep time configuration register (FLASH_STCR) | 45 | | | 4.8.10. | Flash TS0 register (FLASH_TS0) | 45 | | | 4.8.11. | Flash TS1 register (FLASH_TS1) | 46 | | | 4.8.12. | Flash TS2P register (FLASH_TS2P) | | | | 4.8.13. | Flash TPS3 register (FLASH_TPS3) | | | | 4.8.14. | Flash TS3 register (FLASH_TS3) | 47 | | | 4.8.15. | Flash page erase TPE register (FLASH_PERTPE) | 48 | | | 4.8.16. | Flash sector/mass erase TPE register (FLASH_SMERTPE) | 48 | | | 4.8.17. | Flash program TPE register (FLASH_PRGTPE) | 48 | | | 4.8.18. | Flash pre-program TPE register (FLASH_PRETPE) | | | | 4.8.19. | Flash register mapping | 49 | | 5. | . Power | control | 52 | | | 5.1. Po | wer supply | | | | 5.1.1. | Power block diagram | | | | 5.2. Vo | ltage regulator | 52 | | | | namic voltage value management | | | | 5.4. Po | wer monitoring | 53 | | | 5.4.1. | Power-on reset (POR)/power-down reset (PDR)/brown-out reset (BOR) | 53 | | | 5.4.2. | Programmable voltage detector (PVD) | 54 | | 6. | . Low-po | wer control | 55 | | | 6.1. Lo | w-power mode | 55 | | | 6.1.1. | Introduction to low-power modes | 55 | | | 6.1.2. | Low-power mode switch | 55 | | | 6.1.3. | Functions in each working mode | 56 | | | 6.2. Sle | ep mode | 56 | | | 6.2.1. | Entering sleep mode | 56 | | | 6.2.2. | Exiting sleep mode | 57 | | | 6.3. Sto | p mode | 57 | | | 6.3.1. | Entering stop mode | 58 | | | 6.3.2. | Exiting stop mode | 58 | | | 6.4. De | creasing system clock frequency | 58 | | | 6.5. Pe | ripheral clock gating | 59 | | | 6.6. Po | wer management register | 59 | | | 661 | Power control register 1 (PWR_CR1) | 59 | | | 6.6.2. | Power control register 2 (PWR_CR2) | 60 | |----|-----------|-----------------------------------------------------------------|----| | | 6.6.3. | Power status register (PWR_SR) | 61 | | | 6.6.4. | PWR register map | 61 | | 7. | Reset | | 63 | | | 7.1. Res | set source | 63 | | | 7.1.1. | Power reset | 63 | | | 7.1.2. | System reset | 63 | | | 7.1.3. | NRST pin (external reset) | 63 | | | 7.1.4. | Watchdog reset | | | | 7.1.5. | Software reset | 64 | | | 7.1.6. | Option byte loader reset | | | 8. | | | | | | 8.1. Clo | ock source | | | | 8.1.1. | High-speed external clock (HSE) | | | | 8.1.2. | High-speed internal clock (HSI) | | | | 8.1.3. | Low-speed internal clock (LSI) | | | | | ock tree | | | | | ock security system (CSS) | | | | | ock-out capability | | | | 8.5. Inte | ernal and external clock calibration with TIM14 | | | | 8.5.1. | HSI calibration | | | | 8.5.2. | LSI calibration | | | | 8.6. Res | set/clock register | | | | 8.6.1. | Clock control register (RCC_CR) | | | | 8.6.2. | Internal clock source calibration register (RCC_ICSCR) | 69 | | | 8.6.3. | Clock configuration register (RCC_CFGR) | 70 | | | 8.6.4. | External clock source control register (RCC_ECSCR) | | | | 8.6.5. | Clock interrupt enable register (RCC_CIER) | 72 | | | 8.6.6. | Clock interrupt flag register (RCC_CIFR) | 72 | | | 8.6.7. | Clock interrupt clear register (RCC_CICR) | | | | 8.6.8. | I/O interface reset register (RCC_IOPRSTR) | 73 | | | 8.6.9. | AHB peripheral reset register (RCC_AHBRSTR) | | | | 8.6.10. | APB peripheral reset register 1 (RCC_APBRSTR1) | 74 | | | 8.6.11. | APB peripheral reset register 2 (RCC_APBRSTR2) | 75 | | | 8.6.12. | I/O interface clock enable register (RCC_IOPENR) | 76 | | | 8.6.13. | AHB peripheral clock enable register (RCC_AHBENR) | 76 | | | 8.6.14. | APB peripheral clock enable register 1 (RCC_APBENR1) | 77 | | | 8.6.15. | APB peripheral clock enable register 2 (RCC_APBENR2) | 77 | | | 8.6.16. | Peripheral independent clock configuration register (RCC_CCIPR) | 78 | | | 8.6.17. | RTC domain control register (RCC_BDCR) | 79 | | | 8.6.1 | 8. Control/status register (RCC_CSR) | 79 | |-----|-------|------------------------------------------------------------------------|-----| | | 8.6.1 | 9. RCC register address map | 80 | | 9. | Gene | eral-purpose I/Os (GPIO) | 84 | | 9 | ).1. | GPIO introduction | 84 | | g | ).2. | GPIO main features | 84 | | 9 | ).3. | GPIO functional description | 84 | | | 9.3.1 | . General-purpose I/O (GPIO) | 85 | | | 9.3.2 | . I/O pin alternate function multiplexer and mapping | 85 | | | 9.3.3 | . I/O port control registers | 86 | | | 9.3.4 | | 86 | | | 9.3.5 | | | | | 9.3.6 | | | | | 9.3.7 | · | | | | 9.3.8 | · | | | | 9.3.9 | , , | | | | 9.3.1 | | | | | 9.3.1 | | | | | 9.3.1 | 2. Analog configuration | 90 | | | 9.3.1 | Use the HSE oscillator pins as GPIOs | 91 | | 9 | ).4. | GPIO registers | 91 | | | 9.4.1 | . GPIO port mode register (GPIOx_MODER) (x = A, B, F) | 91 | | | 9.4.2 | . GPIO port output type register (GPIOx_OTYPER) (x = A, B, F) | 91 | | | 9.4.3 | . GPIO port output speed register (GPIOx_OSPEEDR) (x = A, B, F) | 92 | | | 9.4.4 | . GPIO port pull-up and pull-down register (GPIOx_PUPDR) (x = A, B, F) | 92 | | | 9.4.5 | . GPIO port input data register (GPIOx_IDR) (x = A, B, F) | 92 | | | 9.4.6 | . GPIO port output data register (GPIOx_ODR) (x = A, B, F) | 93 | | | 9.4.7 | . GPIO port bit set/reset register (GPIOx_BSRR) (x = A, B, F) | 93 | | | 9.4.8 | . GPIO port configuration lock register (GPIOx_LCKR) (x = A, B, F) | 93 | | | 9.4.9 | . GPIO alternate function register (low) (GPIOx_AFRL) (x = A, B, F) | 94 | | | 9.4.1 | 0. GPIO alternate function register (high) (GPIOx_AFRH) (x = A, B, F) | 94 | | | 9.4.1 | 1. GPIO port bit reset register (GPIOx_BRR) (x = A, B, F) | 95 | | | 9.4.1 | 2. GPIO register map | 95 | | 10. | Sy | stem configuration controller (SYSCFG) | 98 | | 1 | 0.1. | System configuration register | 98 | | | 10.1. | SYSCFG configuration register 1 (SYSCFG_CFGR1) | 98 | | | 10.1. | SYSCFG configuration register 2 (SYSCFG_CFGR2) | 98 | | | 10.1. | SYSCFG configuration register 3 (SYSCFG_CFGR3) | 99 | | | 10.1. | 4. SYSCFG register map | 101 | | 11. | DN | /A | 103 | | 1 | 1.1. | DMA introduction | 103 | | 11.2. | DMA main features | 103 | |-----------|----------------------------------------------------------|-----| | 11.3. | DMA functional description | 103 | | 11.3.1. | DMA transactions | 104 | | 11.3.2. | Arbiter | 104 | | 11.3.3. | DMA channels | 105 | | 11.3.4. | Programmable data width, data alignment and endians | 106 | | 11.3.5. | Error management | 108 | | 11.3.6. | DMA Interrupts | 108 | | 11.3.7. | DMA request mapping | 108 | | 11.4. | DMA registers | | | 11.4.1. | 1 5 ( = / | | | 11.4.2. | 1 3 3 ( = / | | | 11.4.3. | 3 ( = / | | | 11.4.4. | 0 ( = / | | | 11.4.5. | 1 1 | | | 11.4.6. | , , , | | | 11.4.7. | DMA channel 2 configuration register (DMA_CCR2) | 113 | | 11.4.8. | DMA channel 2 number of data register (DMA_CNDTR2) | 114 | | 11.4.9. | DMA channel 2 peripheral address register (DMA_CPAR2) | 115 | | 11.4.10 | DMA channel 2 memory address register (DMA_CMAR2) | 115 | | 11.4.11 | DMA channel 3 configuration register (DMA_CCR3) | 116 | | 11.4.12 | 2. DMA channel 3 number of data register (DMA_CNDTR3) | 117 | | 11.4.13 | B. DMA channel 3 peripheral address register (DMA_CPAR3) | 117 | | 11.4.14 | 1. DMA channel 3 memory address register (DMA_CMAR3) | 117 | | 11.4.15 | 5. DMA register map | 118 | | 12. Inter | rupts and events | 120 | | 12.1. | Nested vectored interrupt controller (NVIC) | 120 | | 12.1.1. | NVIC main features | 120 | | 12.1.2. | SysTick calibration value register | 120 | | 12.1.3. | Interrupt and exception vectors | 120 | | 12.2. | Extended interrupts and events controller (EXTI) | 121 | | 12.2.1. | EXTI main features | 121 | | 12.2.2. | EXTI diagram | 122 | | 12.2.3. | EXTI connection between peripherals and CPU | 122 | | 12.2.4. | EXTI configurable event trigger wake-up | 122 | | 12.2.5. | EXTI direct type event input wakeup | 123 | | 12.2.6. | External and internal interrupt/event line mapping | 123 | | 12.3. | EXTI registers | 124 | | 12.3.1. | Rising trigger selection register (EXTI_RTSR) | 124 | | 12.3.2 | Falling trigger selection register (EXTL FTSR) | 125 | | 12.3.3. | Software interrupt event register (EXTI_SWIER) | 126 | |----------------|---------------------------------------------------------------------|-----| | 12.3.4. | Pending register (EXTI_PR) | 129 | | 12.3.5. | External interrupt select register 1 (EXTI_EXTICR1) | 131 | | 12.3.6. | External interrupt select register 2 (EXTI_EXTICR2) | 131 | | 12.3.7. | External interrupt select register 3 (EXTI_EXTICR3) | 132 | | 12.3.8. | Interrupt mask register (EXTI_IMR) | 132 | | 12.3.9. | Event mask register (EXTI_EMR) | 134 | | 12.3.10. | EXTI register map | 135 | | 13. Cycli | c redundancy check calculation unit (CRC) | 137 | | | ntroduction | | | | CRC main features | | | 13.3. | CRC functional description | 137 | | 13.3.1. | CRC block diagram | 137 | | 13.4. | CRC registers | | | 13.4.1. | Data register (CRC_DR) | 138 | | 13.4.2. | Independent data register (CRC_IDR) | | | 13.4.3. | 5 · · _ / | | | 13.4.4. | CRC register map | 139 | | 14. Analo | og-to-digital converter (ADC) | 140 | | | ntroduction | | | 14.2. <i>A</i> | ADC main features | 140 | | 14.3. <i>A</i> | ADC functional description | 141 | | 14.3.1. | ADC diagram | 141 | | 14.3.2. | Calibration (ADCAL) | 142 | | 14.3.3. | ADC on-off control (ADEN) | 142 | | 14.3.4. | ADC click | 143 | | 14.3.5. | Configuring the ADC | 144 | | 14.3.6. | Channel selection (CHSEL, SCANDIR) | 144 | | 14.3.7. | Programmable sampling time (SMP) | 144 | | 14.3.8. | Single conversion mode (CONT = 0, DISCEN = 0) | 145 | | 14.3.9. | Continuous conversion mode (CONT = 1) | 145 | | 14.3.10. | Discontinuous conversion mode (DISCEN = 1) | 146 | | 14.3.11. | Starting conversions (ADSTART) | 146 | | 14.3.12. | Timings | 147 | | 14.3.13. | Stopping an ongoing conversion (ADSTP) | 147 | | 14.4. | Conversion on external trigger and trigger polarity (EXTSEL, EXTEN) | 148 | | 14.4.1. | Programmable resolution (RES) - fast conversion mode | 148 | | 14.4.2. | End of conversion, end of sampling phase (EOC, EOSMP flags) | 149 | | 14.4.3. | End of conversion sequence (EOSEQ flag) | 149 | | 14.4.4. | Example timing diagrams | 149 | | 14.5. Data management | 152 | |---------------------------------------------------------------------|----------| | 14.5.1. Data register and data alignment (ADC_DR, ALIGN) | 152 | | 14.5.2. ADC overrun (OVR, OVRMOD) | 152 | | 14.5.3. Managing a sequence of data converted without using the D | MA153 | | 14.5.4. Managing converted data without using the DMA without over | errun153 | | 14.5.5. Managing converted data using the DMA | 153 | | 14.6. Low-power features | 154 | | 14.6.1. Wait mode conversion | 154 | | 14.7. Analog window watchdog | | | 14.7.1. ADC_AWD_OUT signal output generation | | | 14.8. Temperature sensor and internal reference voltage | | | 14.9. ADC interrputs | | | 14.10. ADC registers | | | 14.10.1. ADC interrupt and status register (ADC_ISR) | | | 14.10.2. ADC interrupt enable register (ADC_IER) | | | 14.10.3. ADC control register (ADC_CR) | | | 14.10.4. ADC configuration register 1 (ADC_CFGR1) | | | 14.10.5. ADC configuration register 2 (ADC_CFGR2) | | | 14.10.6. ADC sampling time register (ADC_SMPR) | | | 14.10.7. ADC watchdog threshold register (ADC_TR) | | | 14.10.8. ADC channel selection register (ADC_CHSELR) | | | 14.10.9. ADC data register (ADC_DR) | | | 14.10.10. ADC calibration configuration and status registers (ADC_C | • | | 14.10.11. ADC common configuration register (ADC_CCR) | | | 14.10.12. ADC register map | | | 15. Comparator (COMP) | | | 15.1. Introduction | | | 15.2. COMP main features | | | 15.3. COMP function description | | | 15.3.1. COMP diagram | | | 15.3.2. COMP pins and internal signals | | | 15.3.3. COMP reset and clock | | | 15.3.4. COMP lock mechanism | | | 15.3.5. Window comparator | | | 15.3.6. Hysteresis | | | 15.3.7. Power modes | | | 15.3.8. Comparator filtering | | | 15.3.9. COMP interrupt | | | 15.4. COMP registers | | | 15.4.1. COMP1 control and status registers (COMP1 CSR) | 172 | | | 15.4.2. | COMP1 filter register (COMP1_FR) | 173 | |-----|---------|---------------------------------------------------|-----| | | 15.4.3. | COMP2 control and status register (COMP2_CSR) | 174 | | | 15.4.4. | COMP2 filter register (COMP2_FR) | 175 | | | 15.4.5. | COMP register map | 175 | | 16. | Adv | anced-control timer (TIM1) | 177 | | 1 | 16.1. | TIM1 introduction | 177 | | 1 | 16.2. | TIM1 main features | 177 | | 1 | 16.3. | TIM1 functional description | 178 | | | 16.3.1. | Time-base unit | 178 | | | 16.3.2. | | | | | 16.3.3. | · | 188 | | | 16.3.4. | Clock selection | 189 | | | 16.3.5. | · · · · · | | | | 16.3.6. | Input capture mode | 192 | | | 16.3.7. | PWM input mode | 193 | | | 16.3.8. | Forced output mode | 194 | | | 16.3.9. | ' ' ' | | | | 16.3.10 | ). PWM mode | 196 | | | 16.3.11 | | | | | 16.3.12 | 2. Using the break function | 200 | | | 16.3.13 | | | | | 16.3.14 | 1 0 | | | | 16.3.15 | 5. One-pulse mode | 204 | | | 16.3.16 | S. Encoder interface mode | 206 | | | 16.3.17 | 7. Timer input XOR function | 208 | | | 16.3.18 | 3. Interfacing with Hall sensors | 208 | | | 16.3.19 | TIMx and external trigger synchronization | 209 | | | 16.3.20 | ). Timer synchronization | 212 | | | 16.3.2 | Debug mode | 212 | | 1 | 16.4. | TIM1 registers | 212 | | | 16.4.1. | TIM1 control register 1 (TIM1_CR1) | 212 | | | 16.4.2. | TIM1 control register 2 (TIM1_CR2) | 214 | | | 16.4.3. | TIM1 slave mode control register (TIM1_SMCR) | 215 | | | 16.4.4. | TIM1 DMA/interrupt enable register (TIM1_DIER) | 217 | | | 16.4.5. | TIM1 status register (TIM1_SR) | 218 | | | 16.4.6. | TIM1 event generation register (TIM1_EGR) | 219 | | | 16.4.7. | TIM1 capture/compare mode register 1 (TIM1_CCMR1) | 220 | | | 16.4.8. | TIM1 capture/compare mode register 2 (TIM1_CCMR2) | 223 | | | 16.4.9. | TIM1 capture/compare enable register (TIM1_CCER) | 225 | | | 16 4 10 | TIM1 counter (TIM1_CNT) | 227 | | | 16.4.11. | TIM1 prescaler (TIM1_PSC) | 227 | |-----|---------------|---------------------------------------------------|-----| | | 16.4.12. | TIM1 auto-reload register (TIM1_ARR) | 228 | | | 16.4.13. | TIM1 repetition counter register (TIM1_RCR) | 228 | | | 16.4.14. | TIM1 capture/compare register 1 (TIM1_CCR1) | 228 | | | 16.4.15. | TIM1 capture/compare register 2 (TIM1_CCR2) | 229 | | | 16.4.16. | TIM1 capture/compare register 3 (TIM1_CCR3) | 229 | | | 16.4.17. | TIM1 capture/compare register 4 (TIM1_CCR4) | 230 | | | 16.4.18. | TIM1 break and dead-time register (TIM1_BDTR) | 230 | | | 16.4.19. | TIM1 DMA control register (TIM1_DCR) | 232 | | | 16.4.20. | · — / | | | | 16.4.21. | | 233 | | 17. | Gener | ral-purpose timer (TIM3) | 236 | | 1 | | IM3 introduction | | | 1 | | IM3 main features | | | 1 | 17.3. T | IM3 functional description | 237 | | | 17.3.1. | Time-base unit | | | | 17.3.2. | Counter modes | | | | 17.3.3. | Clock sources | | | | 17.3.4. | Capture/compare channels | 248 | | | 17.3.5. | Input capture mode | | | | 17.3.6. | PWM input mode | | | | 17.3.7. | Force output mode | 251 | | | 17.3.8. | Output compare mode | 251 | | | 17.3.9. | PWM mode | 252 | | | 17.3.10. | One-pulse mode | 255 | | | 17.3.11. | Encoder interface mode | 256 | | | 17.3.12. | Timer input XOR function | 258 | | | 17.3.13. | Timers and external trigger synchronization | 258 | | | 17.3.14. | Timer synchronization | 261 | | | 17.3.15. | Debug mode | 265 | | 1 | 17.4. T | IM3 registers | 265 | | | 17.4.1. | TIM3 control register 1 (TIM3_CR1) | 265 | | | 17.4.2. | TIM3 control register 2 (TIM3_CR2) | 266 | | | 17.4.3. | TIM3 slave mode control register (TIM3_SMCR) | 267 | | | 17.4.4. | TIM3 DMA/Interrupt enable register (TIM3_DIER) | 268 | | | 17.4.5. | TIM3 status register (TIM3_SR) | 269 | | | 17.4.6. | TIM3 event generation register (TIM3_EGR) | 270 | | | 17.4.7. | TIM3 capture/compare mode register 1 (TIM3_CCMR1) | 271 | | | 17.4.8. | TIM3 capture/compare mode register 2 (TIM3_CCMR2) | 274 | | | 17 <u>/</u> 0 | TIM3 canture/compare enable register (TIM3, CCFR) | 275 | | 17.4.10. TIM3 counter (TIM3_CNT) | 277 | |-------------------------------------------------------------|-----| | 17.4.11. TIM3 prescaler (TIM3_PSC) | 277 | | 17.4.12. TIM3 auto-reload register (TIM3_ARR) | 277 | | 17.4.13. TIM3 capture/compare register 1 (TIM3_CCR1) | 277 | | 17.4.14. TIM3 capture/compare register 2 (TIM3_CCR2) | 278 | | 17.4.15. TIM3 capture/compare register 3 (TIM3_CCR3) | 278 | | 17.4.16. TIM3 capture/compare register 4 (TIM3_CCR4) | 279 | | 17.4.17. TIM3 DMA control register (TIM3_DCR) | 279 | | 17.4.18. TIM3 DMA address for full transfer (TIM3_DMAR) | 280 | | 17.4.19. TIM3 register map | 280 | | 18. General-purpose timer (TIM14) | | | 18.1. TIM14 introduction | 283 | | 18.2. TIM14 main features | | | 18.3. TIM14 functional description | | | 18.3.1. Time-base unit | 284 | | 18.3.2. Clock source | | | 18.3.3. Capture/compare channels | | | 18.3.4. Input capture mode | 289 | | 18.3.5. Forced output mode | 290 | | 18.3.6. Output compare mode | | | 18.3.7. PWM mode | 291 | | 18.3.8. Debug mode | | | 18.4. TIM14 registers | 292 | | 18.4.1. TIM14 control register 1 (TIM14_CR1) | 292 | | 18.4.2. TIM14 DMA/interrupt enable register (TIM14_DIER) | 293 | | 18.4.3. TIM14 status register (TIM14_SR) | 293 | | 18.4.4. TIM14 event generation register (TIM14_EGR) | 294 | | 18.4.5. TIM14 capture/compare mode register 1 (TIM14_CCMR1) | 295 | | 18.4.6. TIM14 capture/compare enable register (TIM14_CCER) | 297 | | 18.4.7. TIM14 counter (TIM14_CNT) | 297 | | 18.4.8. TIM14 prescaler (TIM14_PSC) | 298 | | 18.4.9. TIM14 auto-reload register (TIM14_ARR) | 298 | | 18.4.10. TIM14 capture/compare register 1 (TIM14_CCR1) | 298 | | 18.4.11. TIM14 option register (TIM14_OR) | 299 | | 18.4.12. TIM14 register map | 299 | | 19. General-purpose timers (TIM16/17) | 301 | | 19.1. TIM16 and TIM17 main features | 301 | | 19.2. TIM16/TIM17 functional description | 302 | | 19.2.1. Time-base unit | 302 | | 19.2.2. Counter operation | 303 | | 19.2.3. | Repetition counter | 306 | |-----------|-----------------------------------------------------------|-----| | 19.2.4. | Clock sources | 307 | | 19.2.5. | Capture/compare channels | 307 | | 19.2.6. | Input capture mode | 309 | | 19.2.7. | Forced output mode | 310 | | 19.2.8. | Output compare mode | 310 | | 19.2.9. | PWM mode | 311 | | 19.2.10. | Complementary outputs and dead-time insertion | 312 | | 19.2.11. | Using the break function | 313 | | 19.2.12. | | | | 19.3. T | IM16/TIM17 registers | | | 19.3.1. | TIM16/17 control register 1 (TIMx_CR1) | 316 | | 19.3.2. | TIM16/17 control register 2 (TIM16/17_CR2) | 317 | | 19.3.3. | TIM16/17 DMA/interrupt enable register (TIM16/17_DIER) | 318 | | 19.3.4. | TIM16/17 status register (TIM16/17_SR) | | | 19.3.5. | TIM16/17 event generation register (TIM16/17_EGR) | 319 | | 19.3.6. | TIM16/17 capture/compare mode register 1 (TIM16/17_CCMR1) | 320 | | 19.3.7. | TIM16/17 capture/compare enable register (TIM16/17_CCER) | 323 | | 19.3.8. | TIM16/17 counter (TIM16/17_CNT) | 324 | | 19.3.9. | TIM16/17 prescaler (TIM16/17_PSC) | 324 | | 19.3.10. | TIM16/17 auto-reload register (TIM16/17_ARR) | 324 | | 19.3.11. | TIM16/17 repetition counter register (TIM16/17_RCR) | 325 | | 19.3.12. | TIM16/17 capture/compare register 1 (TIM16/17_CCR1) | 325 | | 19.3.13. | TIM16/17 break and dead-time register (TIM16/17_BDTR) | 326 | | 19.3.14. | TIM16/17 DMA control register (TIM16/17_DCR) | 327 | | 19.3.15. | DMA address for full transfer (TIM16/17_DMAR) | 328 | | 19.3.16. | TIM16/17 register map | 328 | | 20. Low p | oower timer (LPTIM) | 330 | | 20.1. Ir | ntroduction | 330 | | 20.2. L | PTIM main features | 330 | | 20.3. L | PTIM functional description | 330 | | 20.3.1. | LPTIM block diagram | 330 | | 20.3.2. | LPTIM pins and internal signals | 330 | | 20.3.3. | LPTIM reset and clock | 331 | | 20.3.4. | Prescaler | 331 | | 20.3.5. | Operating mode | 331 | | 20.3.6. | Register update | 331 | | 20.3.7. | Enable timer | 331 | | 20.3.8. | Counter reset INDANG | 332 | | 20.3.9. | Debug mode | 332 | | | 20.4. | LPTIM low power mode | 332 | |----|--------|---------------------------------------------------|-----| | | 20.5. | LPTIM interrupt | 332 | | | 20.6. | LPTIM register | 332 | | | 20.6.1 | . LPTIM interrupt and status register (LPTIM_ISR) | 332 | | | 20.6.2 | . LPTIM interrupt clear register (LPTIM_ICR) | 333 | | | 20.6.3 | . LPTIM interrupt enable register (LPTIM_IER) | 333 | | | 20.6.4 | . LPTIM configuration register (LPTIM_CFGR) | 333 | | | 20.6.5 | . LPTIM control register (LPTIM_CR) | 334 | | | 20.6.6 | . LPTIM auto-reload register (LPTIM_ARR) | 334 | | | 20.6.7 | \ | | | | 20.6.8 | ě i | | | 21 | . Inde | ependent watchdog (IWDG) | 337 | | | 21.1. | Introduction | | | | 21.2. | IWDG main features | | | | 21.3. | IWDG functional description. | | | | 21.3.1 | 3 | | | | 21.3.2 | | | | | 21.3.3 | | | | | 21.3.4 | | | | | 21.4. | IWDG registers | | | | 21.4.1 | | | | | 21.4.2 | J ( , | | | | 21.4.3 | , , | | | | 21.4.4 | | | | | 21.4.5 | . IWDG register map | 340 | | 22 | . Sys | tem window watchdog (WWDG) | 341 | | | 22.1. | Introduction | 341 | | | 22.2. | WWDG main features | 341 | | | 22.3. | WWDG functional description | 341 | | | 22.3.1 | . WWDG block diagram | 341 | | | 22.3.2 | . Enabling the watchdog | 342 | | | 22.3.3 | . Controlling the downcounter | 342 | | | 22.3.4 | . Advanced watchdog interrupt feature | 342 | | | 22.3.5 | . How to program the watchdog timeout | 343 | | | 22.4. | WWDG registers | 343 | | | 22.4.1 | . Control register (WWDG_CR) | 343 | | | 22.4.2 | . Configuration register (WWDG_CFR) | 344 | | | 22.4.3 | . Status register (WWDG_SR) | 344 | | | 22.4.4 | . WWDG register map | 344 | | 23 | Rea | litime clock (RTC) | 346 | | 23.1. | Introduction | 346 | |----------|-----------------------------------------------------|-----| | 23.2. | RTC main features | 346 | | 23.3. | RTC functional description | 346 | | 23.3.1 | . Overview | 346 | | 23.3.2 | Resetting RTC register | 347 | | 23.3.3 | Reading RTC register | 347 | | 23.3.4 | Configuring RTC register | 348 | | 23.3.5 | . RTC flag assertion | 348 | | 23.3.6 | RTC calibration | 349 | | 23.4. | RTC registers | | | 23.4.1 | 3 3 ( = , | | | 23.4.2 | RTC control registe low bit (RTC_CRL) | 350 | | 23.4.3 | · | | | 23.4.4 | \ = / | | | 23.4.5 | | | | 23.4.6 | , , , | | | 23.4.7 | | | | 23.4.8 | 0 ( = / | | | 23.4.9 | \$ \$ \lambda \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | 23.4.1 | 0. RTC alarm register low (RTC_ALRL) | 354 | | 23.4.1 | , _ , | | | 23.4.1 | | | | 24. Inte | er-integrated circuit (I2C) interface | 357 | | 24.1. | Introduction | | | 24.2. | I2C main features | 357 | | 24.3. | I2C functional description | 358 | | 24.3.1 | | | | 24.3.2 | Mode selection | 358 | | 24.3.3 | 8. I2C initialization | 359 | | 24.3.4 | | | | 24.3.5 | | | | 24.3.6 | Error stage | 366 | | 24.3.7 | | | | 24.3.8 | B. DMA requests | 368 | | 24.4. | I2C interrupts | | | 24.5. | I2C registers | | | 24.5.1 | 5 · · - · / | | | 24.5.2 | 5 · · - · / | | | 24.5.3 | 3 ( = / | | | 24.5.4 | . I2C data register (I2C_DR) | 372 | | | 24.5.5. | I2C stage register 1 (I2C_SR1) | 373 | |-----|----------|------------------------------------------------------------|-----| | | 24.5.6. | I2C stage registor 2 (I2C_SR2) | 375 | | | 24.5.7. | I2C clock control register (I2C_CCR) | 376 | | | 24.5.8. | I2C TRISE register (I2C_TRISE) | 376 | | | 24.5.9. | I2C register map | 377 | | 25. | . Unive | rsal synchronous asynchronous receiver transmitter (USART) | 378 | | 2 | 25.1. Ir | ntroduction | 378 | | 2 | 25.2. U | SART main features | 378 | | 2 | 25.3. U | SART function description | 379 | | | 25.3.1. | USART character description | | | | 25.3.2. | Transmitter | | | | 25.3.3. | Recevier | 384 | | | 25.3.4. | USART baud rate generation | | | | 25.3.5. | USART receiver's tolerance to clock deviation | | | | 25.3.6. | USART auto baud rate detection | | | | 25.3.7. | Multiprocessor communication using USART | 389 | | | 25.3.8. | USART synchronous mode | | | | 25.3.9. | USART single-wire half-duplex communication | 393 | | | 25.3.10. | | | | | 25.3.11. | | | | 2 | | SART interrupt request | | | 2 | 25.5. U | SART register | | | | 25.5.1. | Status register (USART_SR) | 397 | | | 25.5.2. | UASRT data register (USART_DR) | 399 | | | 25.5.3. | Baud rate register (USART_BRR) | 400 | | | 25.5.4. | USART control register 1 (USART_CR1) | 400 | | | 25.5.5. | USART control register 2 (USART_CR2) | 402 | | | 25.5.6. | USART control register 3 (USART_CR3) | 402 | | | 25.5.7. | USART register map | 403 | | 26. | . Serial | peripheral interface (SPI) | 405 | | 4 | 26.1. Ir | ntroduction | 405 | | 2 | 26.2. S | PI main features | 405 | | 2 | 26.3. S | PI function description | 405 | | | 26.3.1. | Overview | 405 | | | 26.3.2. | Communications between one master and one slave | 406 | | | 26.3.3. | Multi-slave communication | 408 | | | 26.3.4. | Multi-master communication | 409 | | | 26.3.5. | Slave select (NSS) pin management | 410 | | | 26.3.6. | Communication formats | 411 | | | 26 3 7 | SPI configuration | 412 | | | 26.3.8. | Procedure for enabling SPI | 413 | |-----|----------|---------------------------------------------------|-----| | | 26.3.9. | Data transmission and reception procedures | 413 | | | 26.3.10. | Status flags | 418 | | | 26.3.11. | Error flags | 419 | | | 26.3.12. | SPI interrupts | 420 | | 26 | 6.4. S | PI register | 420 | | | 26.4.1. | SPI control register 1 (SPI_CR1) | 420 | | | 26.4.2. | SPI control register 2 (SPI_CR2) | 421 | | | 26.4.3. | SPI status register (SPI_SR) | 423 | | | 26.4.4. | SPI data register (SPI_DR) | 423 | | | 26.4.5. | SPI register map | 424 | | 27. | Debug | g support | 425 | | 27 | 7.1. O | verview | 425 | | 27 | 7.2. P | inout and debug port pins | 425 | | | 27.2.1. | SWD port pins | 425 | | | 27.2.2. | SW-DP pin assignment | | | | 27.2.3. | Internal pull-up & pull-down on SWD pins | | | 27 | | O codes and locking mechanism | | | 27 | 7.4. S | WD debug port | 426 | | | 27.4.1. | SWD protocol introduction | | | | 27.4.2. | SWD protocol sequence | 426 | | | 27.4.3. | SW-DP state machine (reset, idle states, ID code) | 427 | | | 27.4.4. | DP and AP read/write accesses | 427 | | | 27.4.5. | SW-DP registers | 427 | | | 27.4.6. | SW-AP registers | 428 | | 27 | 7.5. C | ore debug | 428 | | 27 | 7.6. B | reak point unit (BPU) | 429 | | | 27.6.1. | BPU functionality | 429 | | 27 | 7.7. D | ata watchpoint (DWT) | 429 | | | 27.7.1. | DWT functionality | 429 | | | 27.7.2. | DWT program counter sample register | 429 | | 27 | 7.8. N | ICU debug component (DBGMCU) | 429 | | | 27.8.1. | Debug support for low-power modes | 429 | | | 27.8.2. | Debug support for times, watchdog and IIC | 430 | | 27 | 7.9. D | BG register | 430 | | | 27.9.1. | DBG device ID code register (DBG_IDCODE) | 430 | | | 27.9.2. | Debug MCU configuration register (DBGMCU_CR) | 430 | | | 27.9.3. | DBG APB freeze register 1 (DBG_APB_FZ1) | 431 | | | 27.9.4. | DBG APB freeze register 2 (DBG_APB_FZ2) | 431 | | | 27 9 5 | DRG register man | 432 | 28. Version history.......434 # 1. List of abbreviations for register | Abbreviation | Describe | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------| | Read/write (rw) | Software can read and write to this bit. | | Read-only (r) | Software can only read this bit. | | Write-only (w) | Software can only write to this bit. Reading this bit returns the reset value. | | Read/clear write0 (rc_w0) | Software can read as well as clear this bit by writing 0. Writing '1' has no effect on the bit value. | | Read/clear write1 (rc_w1) | Software can read as well as clear this bit by writing 1. Writing '0' has no effect on the bit value. | | Read/clear write (rc_w) | Software can read as well as clear this bit by writing register. Writing to this bit has no effect. | | Read/clear by read (rc_r) | Software can read this bit. Reading this bit automatically clears it to '0'. Writing this bit has no effect on the bit value. | | Read/set by read (rs_r) | Software can read this bit. Reading this bit automatically clears it to '0'. Writing this bit has no effect on the bit value. | | Read/set (rs) | Software can read as well as set this bit to '1'. Writing '0' has no effect on the bit value. | | Toggle (t) | Software can toggle this bit by writing '1'. Writing '0' has no effect. | | Reserved (Res) | Reserved bit, must be kept at reset value. | ## 2. System architecture Figure 2-1 System architecture ## 3. Memory and bus architecture ### 3.1. System architecture The system consists of the following parts: - Two masters: - Cortex-M0+ - General-purpose DMA - Three Slaves - Internal SRAM - Internal Flash memory - > AHB with AHB-APB Bridge Figure 3-1 System architecture #### ■ System bus This bus connects the system bus of the Cortex-M0+ core to a Bus Matrix which manages the arbitration between the CPU and the DMA. #### DMA bus The bus connects the AHB master interface of the DMA to the Bus Matrix which manages the access of CPU and DMA to SRAM, Flash memory and peripherals of AHB/APB. #### ■ Bus Matrix The Bus Matrix manages the access arbitration between the CPU bus and the DMA master bus. This arbitration uses the Round Robin algorithm. The Bus Matrix is composed of masters (CPU and DMA) and slaves (SRAM, Flash memory and AHB-to-APB bridge). ■ AHB-to-APB bridge (APB) The AHB-to-APB bridge provides a synchronous connection between the AHB and APB buses to the peripheral address mapping of the Bridge. ## 3.2. Memory organization ### 3.3. Introduction to memory structure Program memory, data memory, registers and I/O ports are organized within the same linear 4-GBytes address space. The bytes are coded in memory in Little Endian format (in a word, the lowest numbered byte is considered the world's least sinificant byte). The addressable memory space is divided into 8 main blocks, each of 512 MBytes. Figure 3-2 Memory map Table 3-1 Memory boundary addresses | Туре | Boundary Address | Size | Memory Area | Description | | | |------|---------------------------|------------|-------------|---------------------------------------------------------|--|--| | | 0x2000 2000 - 0x3FFF FFFF | 512 MBytes | Reserved | | | | | SRAM | 0x2000 0000 - 0x2000 1FFF | 8 KBytes | SRAM | Depending on the hardware, the maximum SRAM is 8 KBytes | | | | 0-1- | 0x1FFF 1000 - 0x1FFF FFFF | 4 KBytes | Reserved | | | | | Code | 0x1FFF 0F80 - 0x1FFF 0FFF | 128 Bytes | Reserved | | | | | Туре | Boundary Address | Size | Memory Area | Description | |------|---------------------------|------------|--------------------------------------|---------------------------------------------------------------------| | | 0x1FFF 0F00 - 0x1FFF 0F7F | 128 Bytes | Factory config | Store HSI triming data, Flash erasing time configuration parameters | | | 0x1FFF 0E80 - 0x1FFF 0EFF | 128 Bytes | Option Bytes | option Bytes | | | 0x1FFF 0E00 - 0x1FFF 0E7F | 128 Bytes | UID | Unique ID | | | 0x1FFF 0000 - 0x1FFF 0DFF | 3.5 KBytes | System memory | Store the boot loader | | | 0x0801 0000 - 0x1FFF FFFF | 384 MBytes | Reserved | | | | 0x0800 0000 - 0x0800 FFFF | 64 KBytes | Main Flash memory | | | | 0x0001 0000 - 0x07FF FFFF | 8 MBytes | Reserved | | | | | | According to the Boot configuration: | | | | 0x0000 0000 - 0x0000 FFFF | 64 KBytes | 1) Main Flash memory | | | | | | 2) System memory | | | | | | 3) SRAM | | <sup>1.</sup> Except for 0x1FFF 0E00 - 0x1FFF 0E7F, the above spaces are marked as reserved spaces, which cannot be written and read as 0 with a response error occurs. Table 3-2 Peripheral register address | Bus | Boundary Address | Size | Peripheral | | | |----------|---------------------------|------------|--------------|--|--| | | 0xE000 0000 - 0xE00F FFFF | 1 MBytes | MO+ | | | | | 0x5000 1800 - 0x5FFF FFFF | 256 MBytes | Reserved (1) | | | | | 0x5000 1400 - 0x5000 17FF | 1 KBytes | GPIOF | | | | | 0x5000 1000 - 0x5000 13FF | 1 KBytes | Reserved | | | | I/O PORT | 0x5000 0C00 - 0x5000 0FFF | 1 KBytes | Reserved | | | | | 0x5000 0800 - 0x5000 0BFF | 1 KBytes | Reserved | | | | | 0x5000 0400 - 0x5000 07FF | 1 KBytes | GPIOB | | | | | 0x5000 0000 - 0x5000 03FF | 1 KBytes | GPIOA | | | | | 0x4002 3400 - 0x4FFF FFFF | | Reserved | | | | | 0x4002 300C - 0x4002 33FF | LUCP : | Reserved | | | | | 0x4002 3000 - 0x4002 3008 | 1 KBytes | CRC | | | | | 0x4002 2400 - 0x4002 2FFF | | Reserved | | | | | 0x4002 2124 - 0x4002 23FF | 11/0 | Reserved | | | | | 0x4002 2000 - 0x4002 2120 | 1 KBytes | Flash | | | | | 0x4002 1C00 - 0x4002 1FFF | 3 KBytes | Reserved | | | | AHB | 0x4002 1888 - 0x4002 1BFF | 4.175.4 | Reserved | | | | | 0x4002 1800 - 0x4002 1884 | 1 KBytes | EXTI (2) | | | | | 0x4002 1400 - 0x4002 17FF | 1 KBytes | Reserved | | | | | 0x4002 1064 - 0x4002 13FF | 4.145.4 | Reserved | | | | | 0x4002 1000 - 0x4002 1060 | 1 KBytes | RCC (2) | | | | | 0x4002 0C00 - 0x4002 0FFF | 1 KBytes | Reserved | | | | | 0x4002 0040 - 0x4002 03FF | 4 KD: 4 | Reserved | | | | | 0x4002 0000 - 0x4002 003C | 1 KBytes | DMA | | | | | 0x4001 5C00 - 0x4001 FFFF | 32 KBytes | Reserved | | | | | 0x4001 5880 - 0x4001 5BFF | 4 KD: 4 | Reserved | | | | | 0x4001 5800 - 0x4001 587F | 1 KBytes | DBG | | | | | 0x4001 4C00 - 0x4001 57FF | 3 KBytes | Reserved | | | | | 0x4001 4850 - 0x4001 4BFF | 4 I/D: 400 | Reserved | | | | APB | 0x4001 4800 - 0x4001 484C | 1 KBytes | TIM17 | | | | | 0x4001 4450 - 0x4001 47FF | 4 KD: 4 | Reserved | | | | | 0x4001 4400 - 0x4001 404C | 1 KBytes | TIM16 | | | | | 0x4001 3C00 - 0x4001 43FF | 2 KBytes | Reserved | | | | | 0x4001 381C - 0x4001 3BFF | 4 KD: 455 | Reserved | | | | | 0x4001 3800 - 0x4001 3018 | 1 KBytes | USART1 | | | | Bus | Boundary Address | Size | Peripheral | |-----|---------------------------|-----------|-----------------| | | 0x4001 3400 - 0x4001 37FF | 1 KBytes | Reserved | | | 0x4001 3010 - 0x4001 33FF | 4.160 | Reserved | | | 0x4001 3000 - 0x4001 300C | 1 KBytes | SPI1 | | | 0x4001 2C50 - 0x4001 2FFF | 4 1/10 / | Reserved | | | 0x4001 2C00 - 0x4001 2C4C | 1 KBytes | TIM1 | | | 0x4001 2800 - 0x4001 2BFF | 1 KBytes | Reserved | | | 0x4001 270C - 0x4001 27FF | 4 1/10 / | Reserved | | | 0x4001 2400 - 0x4001 2708 | 1 KBytes | ADC | | | 0x4001 0400 - 0x4001 23FF | 8 KBytes | Reserved | | | 0x4001 0220 - 0x4001 03FF | | Reserved | | | 0x4001 0200 - 0x4001 021F | 1 KBytes | COMP1 and COMP2 | | | 0x4001 0000 - 0x4001 01FF | | SYSCFG | | | 0x4000 B400 - 0x4000 FFFF | 19 KBytes | Reserved | | | 0x4000 B000 - 0x4000 B3FF | 1 KBytes | Reserved | | | 0x4000 8400 - 0x4000 AFFF | 11 KBytes | Reserved | | | 0x4000 8000 - 0x4000 83FF | 1 KBytes | Reserved | | | 0x4000 7C28 - 0x4000 7FFF | | Reserved | | | 0x4000 7C00 - 0x4000 7C24 | 1 KBytes | LPTIM | | | 0x4000 7400 - 0x4000 7BFF | 2 KBytes | Reserved | | | 0x4000 7018 - 0x4000 73FF | 4.160. | Reserved | | | 0x4000 7000 - 0x4000 7014 | 1 KBytes | PWR (3) | | | 0x4000 5800 - 0x4000 6FFF | 6 KBytes | Reserved | | | 0x4000 5434 - 0x4000 57FF | | Reserved | | | 0x4000 5400 - 0x4000 5430 | 1 KBytes | I2C | | | 0x4000 4800 - 0x4000 53FF | 3 KBytes | Reserved | | | 0x4000 441C - 0x4000 47FF | ALCO A | Reserved | | | 0x4000 4400 - 0x4000 4418 | 1 KBytes | USART2 | | | 0x4000 3C00 - 0x4000 43FF | 1 KBytes | Reserved | | | 0x4000 3810 - 0x4000 3BFF | 11/2 | Reserved | | | 0x4000 3800 - 0x4000 380C | 1 KBytes | Reserved | | | 0x4000 3400 - 0x4000 37FF | 1 KBytes | Reserved | | | 0x4000 3014 - 0x4000 33FF | 11/0 | Reserved | | | 0x4000 3000 - 0x4000 0010 | 1 KBytes | IWDG | | | 0x4000 2C0C - 0x4000 2FFF | | Reserved | | | 0x4000 2C00 - 0x4000 2C08 | 1 KBytes | WWDG | | | 0x4000 2830 - 0x4000 2BFF | | Reserved | | | 0x4000 2800 - 0x4000 282C | 1 KBytes | RTC (3) | | | 0x4000 2420 - 0x4000 27FF | 4.160 | | | | 0x4000 2400 - 0x4000 241C | 1 KBytes | Reserved | | | 0x4000 2054 - 0x4000 23FF | 4100 | Reserved | | | 0x4000 2000 - 0x4000 0050 | 1 KBytes | TIM14 | | | 0x4000 1800 - 0x4000 1FFF | 2 KBytes | Reserved | | | 0x4000 1400 - 0x4000 17FF | 1 KBytes | Reserved | | | 0x4000 1030 - 0x4000 13FF | | Reserved | | | 0x4000 1000 - 0x4000 102C | 1 KBytes | Reserved | | | 0x4000 0800 - 0x4000 0FFF | 2 KBytes | Reserved | | | 0x4000 0450 - 0x4000 07FF | | Reserved | | | 0x4000 0400 - 0x4000 044C | 1 KBytes | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 KBytes | Reserved | | | | • | | <sup>1.</sup> In the above table, the address space which marked as Reserved in AHB, cannot be written, read is 0 and a hardfault is generated. And in APB is marked as the reserved address space, cannot be written, read is 0, and no hardfault will be generated. - 2. Not only supports 32 bits word access, but also supports halfword and byte access. - Not only supports 32 bits word access, but also supports half word access. #### 3.4. Embedded SRAM The PY32F003 features up to 8 KBytes of SRAM. It can be accessed as bytes, half-word (16 bits) or full words (32 bits). A hard fault will be generated when the software reads and writes the space outside the setting range. ### 3.5. Flash memory Flash memory consists of two physical areas: - Main Flash area, 64 KBytes, it contains application and user data. - Information area, 4 KBytes, it includes the following parts: - Factory config. bytes: 128 bytes, used to store trimming data (including HSI triming data), power-on reading check code, etc. - UID: 128 bytes, used to store the UID of the chip 1 - Option bytes: 128 bytes, used to store the configuration values of hardware and storage protection - System memory (system memory): 3.5 KBytes, used to store Boot loader Flash memory interface implements instruction of reading and data access based on the AHB protocol, and it also implements the basic program/erase operations of the Flash through registers. #### 3.6. Boot mode Three different boot mode can be selected through the BOOT0 pin and boot selector option bit nBOOT1 (stored in the Option bytes), as shown in the following table: Boot mode selector pins nBOOT1 bit X 0 Main Flash memory is selected as the boot area 1 1 System memory is selected as the boot area Table 3-3 Boot mood The values on the Boot pins are latched on the 4th SYSCLK after a reset. It is up to the user to set the boot mode to choose according to the table above. Embedded SRAM is selected as the boot area After this startup delay has elapsed, the CPU fetches the top-of-stack value from address 0x0000 0000, then starts code executes from the boot memory starting from 0x0000 0004. Depending on the selected boot mode, main Flash memory, system memory or SRAM is accessible as follows: - Boot from main Flash memory: the main Flash memory is aliased in the boot memory space (0x0000 0000), but still accessible from its original memory space (0x0800 0000). In other word, the Flash memory contents can be accessed starting from address 0x0000 0000 or 0x0800 0000. - Boot from system memory: the system memory is aliased in the boot memory space (0x0000 0000), but still accessible from its original memory space (0x1FFF 0000). ■ Boot from the embedded SRAM: the SRAM is aliased in the boot memory space (0x0000 0000), but still accessible at address 0x2000 0000. #### 3.6.1. Memory physical mapping If boot mode is selected, the application software can modify the memory accessible in the program space. This modification is determined by the MEM\_MODE bit selection in the SYSCFG\_CFGR1 register (see the SYSCFG chapter for details). #### 3.6.2. Embedded boot loader The embedded boot loader is located in the System memory, programmed during production. It is used to reprogram the Flash memory using the following serial interface: ■ USART corresponding to PA14/PA15 or PA9/PA10 or PA2/PA3. ## 4. Embedded Flash memory ### 4.1. Key features ■ Main Flash block: maximum 64 KBytes (16 k x 32 bits) ■ Information block: 4 KBytes (1 k x 32 bits) Page size: 128 BytesSector size: 4 KBytes The Flash control interface circuit features: ■ Flash write and erase Read protection ■ Write protection ## 4.2. Flash memory function introduction #### 4.2.1. Flash structure Flash memory is composed of 32-bit wide storage units, which can be used for program and data storage. In terms of function, Flash memory is divided into main Flash and information Flash, the former has a maximum capacity of 64 KBytes, and the latter has a capacity of 4 KBytes. Page erase operation can be applied to Main Flash and System Flash, but sector erase can not be applied to System Flash. Mass erase can be applied to main Flash if there is no write protection setting, otheRWise it cannot be applied to main Flash. Mass erase cannot be applied to system Flash with or without write protection. | DIOCK | Sector | Page | base address | Size | |----------------|-----------|--------------|----------------------------|------------| | | Sector 0 | Page 0-31 | 0x0800 0000 - 0x0800 0FFF | 4 KBytes | | | Sector 1 | Page 32-63 | 0x0800 1000 - 0x0800 1FFF | 4 KBytes | | Main Flash | Sector 2 | Page 64-95 | 0x0800 2000 - 0x0800 2 FFF | 4 KBytes | | IVIAIII FIASII | | ••• | *** | | | | Sector 14 | Page 448-479 | 0x0800 E000 - 0x0800 EFFF | 4 KBytes | | | Sector 15 | Page 480-511 | 0x0800F000 - 0x0800FFFF | 4 KBytes | | System Flash | | Page 0-27 | 0x1FFF 0000 - 0x1FFF 0DFF | 3.5 KBytes | | UID | | Page 28 | 0x1FFF 0E00 - 0x1FFF 0E7F | 128 Bytes | | Option Bytes | Sector 16 | Page 29 | 0x1FFF 0E80 - 0x1FFF 0EFF | 128 Bytes | | Factory config | | Page 30 | 0x1FFF 0F00 - 0x1FFF 0F7F | 128 Bytes | | Reserved | | Page 31 | 0x1FFF 0F80 - 0x1FFF 0FFF | 128 Bytes | Table 4-1 Flash structure and boundary addresses #### 4.2.2. Flash read operation and access latency Flash can be used as a general memory space to accessed direct addressing. The contents of the Flash memory can be read through a special read control sequence. The instruction fetch and data access are both done through the AHB bus. Read can mange through the Latency of the FLASH\_ACR register, which is the read operation increase the wait state or not. When it is 0, the wait state of the Flash read operation is not added, when it is 1, the Flash read operation adds one wait state. This mechanism is specially designed to match high-speed system clock and relatively low-speed Flash read speed. #### 4.2.3. Flash program and erase operations The Flash memory can be programmed by In -circuit programming (ICP) or In -application programming (IAP). **ICP:** It is used to update the entire contents of the Flash memory, using the SWD protocol or the boot loader to load the user application into the MCU. ICP provides quick and efficient design iterations and eliminates unnecessary package handling or socketing of devices. **IAP:** It can use any communication interface supported by the microcontroller to download programming data into Flash memory. The IAP allows the user to re-program the Flash memory while the application is running. Then, part of the application has to have been previously programmed in the Flash memory using ICP. If a reset occurs during Flash program and erase operations, the contents of the Flash memory are not protected. During a program and erase operations to the Flash memory, any attempt to read the Flash memory will stall the bus. The read operation will proceed correctly once the program and erase operations has completed. This means that code or data fetches cannot be made while programming and erasing operations are in progress. For program and erase operations, the HSI must be turned on. Program and erase operations can be implemented through the following control interface-related registers: - Access control register (FLASH\_ACR) - KEY register (FLASH\_KEYR) - Option byte key register (FLASH\_OPTKEYR) - Flash status register (FLASH\_SR) - Flash control register (FLASH\_CR) - Flash option register (FLASH\_OPTR) - Flash special area address register (FLASH\_SAR) - Flash w rite protection resister (FLASH\_WRPR) - Flash TS0 register (FLASH\_TS0) - Flash TS1 register (FLASH\_TS1) - TS2P register (FLASH\_TS2P) - Flash TPS3 register (FLASH\_TPS3) - Flash TS3 register (FLASH\_TS3) - Flash page erase TPE register (FLASH\_PERTPE) - Flash sector/mass erase TPE register (FLASH\_SMERTPE) - Flash program TPE register (FLASH\_PRGTPE) - Flash pre-program TPE register (FLASH\_PRETPE) #### 4.2.3.1. Unlocking the Flash memory After reset, the Flash memory is protected against unwanted (like caused by electrical interference) write or erase operations. The FLASH\_CR register is not accessible in write mode, except for the OB L\_LAUNCH bits, used to reload option bit. Every time to write or erase the Flash, must write the FLASH\_KEYR register, to generate an unlock sequence, and to open the access to the FLASH\_CR register. This sequence consists of two steps: Step 1: Write KEY1 = 0x4567 0123 to the FLASH\_KEYR register Step 2: Write KEY2 = 0xCDEF 89AB to the FLASH\_KEYR register Any wrong sequence locks up the FLASH\_CR register until the next reset. In the case of a wrong key sequence, a bus error is detected and a Hard Fault interrupt is generated. This is done after the first write cycle if KEY1 does not match, or during the second write cycle if KEY1 has been correctly written but KEY2 does not match. The FLASH\_CR register can be locked again by user software by writing the LOCK bit in the FLASH\_CR register. In addition, the FLASH\_CR register cannot be written when the BSY bit of the FLASH\_SR register is set. In the meantime, any attempt to write FLASH\_CR register will cause the AHB bus to stall until the BSY1 bit is cleared. #### 4.2.3.2. Flash memory programming The Flash memory can be programmed the entire page in units of 32 bits each time (hardfault will be generated when the half word or byte operation is performed). The program operation is started when the CPU writes a half-word into a main Flash memory address with the PG bit of the FLASH\_CR register set. Any non 32-bit write will cause a hard fault interrupt. If the address is write-protected by the FLASH\_WRPR register, the program operation is skipped and a warning is issued by the WRPRTERR bit in the FLASH\_CR register. At the end of the program operation, the EOP bit in the FLASH\_CR register will be set. The Flash memory programming sequence is as follows: - Check that no Flash memory operation is ongoing by checking the BSY in the FLASH\_SR register. - 2) If no Flash memory erase or program operation is ongoing, the software reads out the 32 words of the page (if the page already has data stored, perform this step, otheRWise skip this step). - 3) To release the protection of the FLASH\_CR register by programming KEY1 and KEY2 to the FLASH\_KEYR register. - 4) Set the PG bit and the EOPIE bit in the FLASH\_CR register. - 5) Programming to the target address from the 1st to 31st word (only accept 32 bits program). - Set the PGSTRT in FLASH\_CR register. - 7) Write the 32nd word. - 8) Wait until the BSY bit of the FLASH\_SR register to be cleared. - 9) Check the EOP flag in the FLASH\_SR register (It is set when the programming operation has succeeded), and then clear it by software. - 10) If there are no more program operations, software will clear the PG bit. When the above step 7) is successfully executed, the program operation is automatically started, and the BSY bit is set by hardware at the same time. #### **Flash Erase Operation** The Flash memory can be erased by page, or sector and mass erase (sector and mass erase do not work for information memory). #### 4.2.3.3. Page erase When a page is protected by WRP, it will not be erased and the WRPERR bit is set at this time. To excution the page erase operation, the following steps need to be performed: - Check that no Flash memory operation is ongoing by checking the BSY in the FLASH\_SR register. - 2) To release the protection of the FLASH\_CR register by programming KEY1 and KEY2 to the FLASH KEYR register. - 3) Set the PER bit and the EOPIE bit in the FLASH\_CR register. - 4) Write arbitrary data (32-bit data) to the page. - 5) Wait for the BSY bit to be cleared. - 6) Check that the EOP flag is set. - 7) Clear the EOP flag. #### 4.2.3.4. Mass erase The Mass erase can used to completely erase the entire main Flash memory, but the information block is unaffected by this procedure. Additionally, when WRP is enabled, the mass erase function is disabled and no mass erase operation occurs, the WEPERR bit is set. The following sequence for mass erase: - 1) Check that no Flash memory operation is ongoing by checking the BSY. - 2) To release the protection of the FLASH\_CR register by programming KEY1 and KEY2 to the FLASH\_KEYR register. - 3) Set the MER bit and the EOPIE bit in the FLASH\_CR register. - 4) Write arbitrary data (32-bit data) to the main Flash memory. - 5) Wait for the BSY bit to be cleared. - 6) Check that the EOP flag is set. - 7) Clear the EOP flag. #### 4.2.3.5. Sector erase The wector erase can be used to erase the main Flash of 4 KBytes, but the information block is unaffected by this procedure. In addition, when a sector is protected by WRP, it will not be erased, and the WRPERR bit is set. The following sequence for sector erase: - 1) Check that no Flash memory operation is ongoing by checking the BSY. - 2) To release the protection of the FLASH\_CR register by programming KEY1 and KEY2 to the FLASH KEYR register. - 3) Set the SER bit and the EOPIE bit in the FLASH CR register. - 4) Write arbitrary data to the sector. - 5) Wait for the BSY bit to be cleared. - 6) Check that the EOP flag is set. - 7) Clear the EOP flag. System memory is read-only and will never be programmed/erased. #### 4.2.3.6. Program and erase time configuration The write and erase time of the Flash must be strictly controlled. Otherwise, the operation may fail. If you need to write and erase the Flash operation, you need to output frequency according to HSI. Refer to FLASH\_TS0, FLASH\_TS1, FLASH\_TS2P, FLASH\_TPS3, FLASH\_TS3,FLASH\_PERTPE, FLASH\_SMERTPE, FLASH\_PRGTPE, The description of FLASH\_PRETPE configure the Flash write and erase time control registers correctly. ## 4.3. Product Unique Identifier (UID) Typical application scenarios for unique identifiers: - Used as a serial number - Use as a key or cryptographic primitive to increase code security when programming internal flash memory - To activate secure bootstrapping processes, etc. The Product Unique Identity provides a reference number that is unique to any device. The user can never change these bits. The unique identifier can also be read in different ways such as single byte/half word/word and then concatenated using a customized algorithm. Base address: 0x1FFF 0E00 Table 4-2 UID format | Office to delegate | December the m | UID Bits | | | | | | | | | | |--------------------|-----------------------------|-----------------------------|----------|-----------|----------|-------------------|-----|---|---|--|--| | Offset address | Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 0 | Lot Numer | | | Lo | t Number | ASCII co | ode | | | | | | 1 | Lot Numer | | | Lo | t Number | ASCII co | ode | | | | | | 2 | Lot Numer | | | Lo | t Number | ASCII co | ode | | | | | | 3 | Lot Numer | | | Lo | t Number | ASCII co | ode | | | | | | 4 | Wafer Number | | | | Wafer N | Number | | | | | | | 5 | Lot Numer | | | Lo | t Number | ASCII co | ode | | | | | | 6 | Lot Numer | | | Lo | t Number | ASCII co | ode | | | | | | 7 | Lot Numer | | | Lo | t Number | ASCII co | ode | | | | | | 8 | Internal code | | | | Interna | al code | | | | | | | 9 | Low Y-coordinate | | | | Low Y-co | ordinate | | | | | | | 10 | Low X-coordinate | | | | Low X-co | ordinate | | | | | | | 11 | X,Y coordinate high address | | High Y-c | oordinate | | High X-coordinate | | | | | | | 12 | Fixed code | 0x78 | | | | | | | | | | | 13 | Internal code | | | | Interna | al code | | | | | | | 14 | Internal code | Internal code Internal code | | | | | | | | | | | 15 | Internal code | | | | Interna | al code | | | | | | ## 4.4. Flash option byte #### 4.4.1. Flash option word Part of the information area is used as an option byte, which is used to store the hardware configuration that the chip or the user needs to perform for the application. For example, the watchdog can be selected in hardware or software mode. For data security, the option bytes are stored separately in the code and one's complement code. Table 4-3 Option byte format | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------------------|---------------|----|----|----|----------------------------|----|---------------|----|----|----|----|----|----|----|----| | Complemented Option byte 1 | | | | | Complemented Option byte 0 | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Option byte 1 | | | | | | Option byte 0 | | | | | | | | | The option bytes can be read from the memory locations listed in the table option byte organization or from the relevant registers of the following option bytes: - FLASH user option register (FLASH\_OPTR) - FLASH SDK area address register (FLASH\_SDKR) - FLASH WRP address register (FLASH\_WRPR) Table 4-4 Option byte organization | Word address | Describe | | | | | | | |--------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|--|--| | 0x1FFF 0E80 | Option byte for Flash User option and its complemented | | | | | | | | 0x1FFF 0E84 | Option byte for Flash SDK area address and its complemented | | | | | | | | 0x1FFF 0E88 | Reserved | | | | | | | | 0x1FFF 0E8C Option byte for Flash WRP address and its complemented | | | | | | | | | 0x1FFF 0E90 | Reserved | | | | | | | | 0x1FFF 0E94 | Reserved | | | | | | | | | Reserved | | | | | | | | | Reserved | | | | | | | | | Reserved | | | | | | | | 0x1FFF 0EFC | Reserved | | | | | | | #### ■ Option byte for Flash User option Flash memory Address offset: 0x1FFF 0E80 Production value: 0x0155 BEAA After the power-on reset (POR/BOR/OBL\_LAUNCH) is released, the corresponding value is read from the option bytes area of the Flash information memory and written to the corresponding option bit of the register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------|----------------|--------------|--------------|------|--------|-------|-------------|-----------|----|----|-----|-------|----|----|----| | ~nBOOT1 | ~NRST_<br>MODE | ~WWDG<br>_SW | ~IWDG<br>_SW | ~BOI | R_LEV | [2:0] | ~BOR_<br>EN | ~RDP[7:0] | | | | | | | | | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | nBOOT1 | NRST_<br>MODE | WWDG<br>_SW | IWDG<br>_SW | BOR | R_LEV[ | [2:0] | BOR_<br>EN | | | | RDP | [7:0] | | | | | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Name | R/W | Function | |-------|---------------|-----|--------------------------------| | 31 | ~nBOOT1 | R | One's complement of nBOOT1 | | 30 | ~NRST_MODE | R | One's complement of NRST_MODE | | 29 | ~WWDG_SW | R | One's complement of WWDG_SW | | 28 | ~IWDG_SW | R | One's complement of IWDG_SW | | 27:25 | ~BOR_LEV[2:0] | R | One's complement of BOR_LEV | | 24 | ~BOR_EN | R | One's complement of BOR_EN | | 23:16 | ~RDP | R | One's complement of RDP | | 15 | nBOOT1 | R | Select boot mode with BOOT PIN | | 14 | NRST_MODE | R | 0: Reset input only | | | | | 1: GPIO function | |------|--------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | WWDG_SW | R | Hardware watchdog Software watchdog | | 12 | IWDG_SW | R | 0: Hardware watchdog 1: Software watchdog | | 11:9 | BOR_LEV[2:0] | R | 000: BOR rising threshold is 1.8 V, falling threshold is 1.7 V 001: BOR rising threshold is 2.0 V, falling threshold is 1.9 V 010: BOR rising threshold is 2.2 V, falling threshold is 2.1 V 011: BOR rising threshold is 2.4 V, falling threshold is 2.3 V 100: BOR rising threshold is 2.6 V, falling threshold is 2.5 V 101: BOR rising threshold is 2.8 V, falling threshold is 2.7 V 110: BOR rising threshold is 3.0 V, falling threshold is 2.9 V 111: BOR rising threshold is 3.2 V, falling threshold is 3.1 V | | 8 | BOR_EN | R | BOR enable 0: BOR is disabled 1: BOR is enabled, BOR_LEV works | | 7:0 | RDP | R | 0 xAA: level 0, read protection inactive Non 0xAA: level 1, read protection active | #### Option byte for Flash SDK area address Flash memory Address offset: 0x1FFF 0E84 Production value: 0x FF00 00FF After the power-on reset (POR/BOR/OBL\_LAUNCH) is released, the corresponding value is read from the option bytes area of the Flash information memory and written to the corresponding option bit of the register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|----|---------------|----|----|----|----|-----|-----|----------------|----|----|----|----| | Res | Res | Res | | ~SDK_END[4:0] | | | | | Res | Res | ~SDK_STRT[4:0] | | | | | | | | | R | R R R R | | | | | | | R R R R I | | | | R | | 15 | 14 | 13 | 12 | 11 10 9 8 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | | SDK_END[4:0] | | | | | Res | Res | SDK_STRT[4:0] | | | | | | | | | R | R | R | R | R | | | | R | R | R | R | R | | Bit | Name | R/W | Function | |-------|----------------------------|-----|-------------------------------------------------------------| | 31:16 | Reserved | | | | 28:24 | Complemented SDK_END[4:0] | R | One's complement of SDK_END | | 23:21 | Reserved | | | | 20:16 | Complemented SDK_STRT[4:0] | R | One's complement of SDK_STRT | | 15:13 | Reserved | | | | 12:8 | SDK_END[4:0] | R | SDK area end address, each corresponding STEP is 2 KBytes | | 7:5 | Reserved | | | | 4:0 | SDK_STRT[4:0] | R | SDK area start address, each corresponding STEP is 2 KBytes | #### ■ Option byte for Flash WRP address Flash memory Address offset: 0x1FFF 0E8C Production value: 0x0000 FFFF After the power-on reset (POR/BOR/OBL\_LAUNCH) is released, the corresponding value is read from the option bytes area of the Flash information memory and written to the corresponding option bit of the register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|------|---------|----|----|----|----|----|----|----| | | | | | | | | ~WRF | P[15:0] | | | | | | | | | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | WRP | [15:0] | | | | | | | | | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Name | R/W | Function | |-------|---------------------|-----|------------------------------------------------------------------| | 31:16 | Complemented<br>WRP | R | One's complement of WRP | | 15:0 | WRP | R | 0: sector [y] is protected 1: sector [y] unprotected y = 0 to 15 | #### 4.4.2. Flash option byte write After reset, the bits in the FLASH\_CR register associated with the option byte are write-protected. The OPTLOCK bit in the FLASH\_CR register must be cleared before the option byte can be manipulated. The following steps are used to unlock this register: - 1) Unlock sequence to unlock write protection of FLASH\_CR register. - 2) Write OPTKEY1 = 0x0819 2A3B to the FLASH\_OPTKEYR register. - 3) Write OPTKEY2 = 0x4C5D 6E7F to the FLASH\_OPTKEYR register. Any wrong sequence locks up the FLASH\_CR register until the next reset. In the case of a wrong key sequence, a bus error is detected and a Hard Fault interrupt is generated. User option (option bytes in information Flash memory) can be protected by software by writing the OPTLOCK bit of the FLASH\_CR register to prevent unwanted erase/program operations. If software sets the Lock bit, the OPTLOCK bit is also automatically set. #### Modifying user option bytes Programming operation of the option byte is different from the operation to the main Flash memory. To modify the option bytes, the following steps are required: - Using the steps described previously to clear the OPTLOCK bit. - 2) Check that no Flash memory operation is ongoing by checking the BSY. - 3) Write the desired value (1~3 words) to the option bytes register FLASH\_OPTR/ FLASH\_SAR/FLASH\_WRPR. - 4) Set OPTSTRT bit. - 5) Write any 32 bits data to the main Flash memory address 0x4002 2080 (trigger a formal program operation). - 6) Wait for the BSY bit to be cleared. - 7) Wait for EOP to be pulled high, software to be cleared. Any change to the option bytes, the hardware will first erase the entire page to the option byte, and then program the value of the FLASH\_OPTR, FLASH\_SAR or FLASH\_WRPR register to the option bytes. And, the hardware automatically calculates the corresponding complement, and programs the calculated value to the corresponding area of the option bytes. #### Option byte loading After the BSY bit is cleared, all new option bytes are written into the Flash information memory, but they are not applied to the system. The read operation of the option bytes register still returns the value in the last loaded option bytes. Once they are loaded with new values, it will work on the system. The loading of option bytes is performed in the following two cases: - OBL\_LAUNCH bit in the FLASH\_CR register is set. - After power-on reset (POR, BOR) Loading option bytes is: read the option bytes in the information memory area, and then store the read data in the internal option registers (FLASH\_OPTR, FLASH\_SAR and FLASH\_WRPR). These internal registers configure the system and can be read by software. The OBL\_LAUNCH bit is set to generate a reset, so that the loading of option bytes can be carried out under the reset of the system. Each option bit has a corresponding complement at its same doubleword address (next half word). During the loading of the option bytes, the validation of the option bit and its complement ensures that the loading was performed correctly. If the one's complement matches, the option bytes are copied into the option register. If the one's complement does not match, the OPTVERR status bit in the FLASH\_SR register is set. Unmatched values are written to the option register: - For user option - BOR\_LEV is written as 000 (the lowest threshold) - > The BOR\_EN bit is written as 0 (BOR is not enabled) - NRST\_MODE bit written to 0 (reset input only) - RDP bit is written as 0xff (which is level 1) - The rest of the mismatched values are written as 1 - For SDK area option, SDKR\_STRT [4:0] = 0x00, SDKR\_END [4:0] = 0x1F, all Flash memory is set as SDK - For the WRP option, the unmatched value is the default "no protection" After system reset, the contents of option bytes are copied to the following option registers (readable and writable by software): - FLASH\_OPTR - FLASH\_SDKR - FLASH\_WRPR These registers are also used to modify option bytes. If these registers are not modified by the user, they reflect the state of the system option. ## 4.5. Flash configuration bytes Part of the interval (one page in total) of the information area of the Flash memory is used as factory config. byte. Page 0 is stored for software to read information (only code, no one's complement code is stored): - HSI frequency selection control value, and corresponding trimming value. - Erase and program time configuration parameter values corresponding to different frequencies of HSI. Table 4-5 Factory config. byte organization | Page | Word | Address | Contents | |------|------|-------------|----------------------------------------------------------------------------------| | | 0 | 0x1FFF 0F00 | Store HSI 4 MHz frequency selection control and corresponding trimming value | | | 1 | 0x1FFF 0F04 | Store HSI 8 MHz frequency selection control and corresponding trimming value | | 0 | 2 | 0x1FFF 0F08 | Store HSI 16 MHz frequency selection control and corresponding trimming value | | | 3 | 0x1FFF 0F0C | Store HSI 22.12 MHz frequency selection control and corresponding trimming value | | | 4 | 0x1FFF 0F10 | Store HSI 24 MHz frequency selection control and corresponding trimming value | | | 5 | 0x1FFF 0F14 | TS_CAL1, 30°C temperature sensor calibration value | |---|----|------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | | 6 | 0x1FFF 0F18 | TS_CAL2, 85°C temperature sensor calibration value | | | 0 | | Store the configuration values of the corresponding FLASH_TSO and FLASH_TS1 | | | 7 | 0x1FFF 0F1C | registers at the HSI 4 MHz frequency | | | 8 | 0x1FFF 0F20 | Store the configuration values of the corresponding FLASH_TS2P and FLASH_TPS3 registers at the HSI 4 MHz frequency | | | 9 | 0x1FFF 0F24 | Store the configuration value of the corresponding FLASH_PERTPE register at the HSI 4 MHz frequency | | | 10 | 0x1FFF 0F28 | Store the configuration value of the corresponding FLASH_ SMERTPE register at the HSI 4MHz frequency | | | 11 | 0x1FFF 0F2C | Store the configuration values of the corresponding FLASH_P RGTPE and FLASH_PRETPE registers at the HSI 4 MHz frequency | | | 12 | 0x1FFF 0F30 | Store the configuration values of the corresponding FLASH_TSO and FLASH_TS1 registers at the HSI 8 MHz frequency | | | 13 | 0x1FFF 0F34 | Store the configuration values of the corresponding FLASH_TS2P and FLASH_TPS3 registers at the HSI 8 MHz frequency | | | 14 | 0x1FFF 0F38 | Store the configuration value of the corresponding FLASH_PERTPE register at the HSI 8 MHz frequency | | | 15 | 0x1FFF 0F3C | Store the configuration value of the corresponding FLASH_ SMERTPE register at the HSI 8 MHz frequency | | | 16 | 0x1FFF 0F40 | Store the configuration values of the corresponding FLASH_PRGTPE and FLASH_PRETPE registers at the HSI 8 MHz frequency | | | 17 | 0x1FFF 0F44 | Store the configuration values of the corresponding FLASH_TSO and FLASH_TS1 registers at the HSI 16 MHz frequency | | | 18 | 0x1FFF 0F48 | Store the configuration values of the corresponding FLASH_TS2P and FLASH_TPS3 registers at the HSI 16 MHz frequency | | | 19 | 0x1FFF 0F4C | Store the configuration value of the corresponding FLASH_PERTPE register at the HSI 16 MHz frequency | | | 20 | 0x1FFF 0F50 | Store the configuration value of the corresponding FLASH_ SMERTPE register at the HSI 16 MHz frequency | | | 21 | 0x1FFF 0F54 | Store the configuration values of the corresponding FLASH_P RGTPE and FLASH_PRETPE registers at the HSI 16 MHz frequency | | | 22 | 0x1FFF 0F58 | Store the configuration values of the corresponding FLASH_TSO and FLASH_TS1 registers at the HSI 22.12 MHz frequency | | | 23 | 0x1FFF 0F5C | Store the configuration values of the corresponding FLASH_TS2P and FLASH_TPS3 registers at the HSI 22.12 MHz frequency | | | 24 | 0x1FFF 0F60 | Store the configuration value of the corresponding FLASH_PERTPE register at the HSI 22.12 MHz frequency | | | 25 | 0x1FFF 0F64 | Store the configuration value of the corresponding FLASH_ SMERTPE register at the HSI 22.12 MHz frequency | | | 26 | 0x1FFF 0F68 | Store the configuration values of the corresponding FLASH_P RGTPE and FLASH_PRETPE registers at the HSI 22.12 MHz frequency | | | 27 | 0x1FFF 0F6C | Store the configuration values of the corresponding FLASH_TSO and FLASH_TS1 registers at the HSI 24 MHz frequency | | | 28 | 0x1FFF 0F70 | Store the configuration values of the corresponding FLASH_TS2P and FLASH_TPS3 registers at the HSI 2 4MHz frequency | | | 29 | 0x1FFF 0F74 | Store the configuration value of the corresponding FLASH_PERTPE register at the HSI 24 MHz frequency | | | 30 | 0x1FFF 0F78 | Store the configuration value of the corresponding FLASH_ SMERTPE register at the frequency of HSI 24 MHz frequency | | | 31 | 0x1FFF 0F7C | Store the configuration values of the corresponding FLASH_PRGTPE and FLASH_PRETPE registers at the HSI 24 MHz frequency | | 1 | 0 | 0x1FFF 0F80 -<br>0x1FFF 0FFF | RESERVED | | | | J 1 1 01 1 1 | | ## 4.5.1. HSI\_TRIMMING\_FOR\_USER Address offset: 0x1FFF 0F00 to 0x1FFF 0F10 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|------|---------|------|-----|-----|----|-------|-------| | Res H | SI_FS | [2:0] | | | | | | | | | | | | | | | R | R | R | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | | | | | | HSI_ | TRIM[12 | 2:0] | | | | | | | | | | D | 7 | ח | 7 | R | ר | D | ם | ם | Ь | ם | ם | _ | The software needs to read data from this address, and then write to HSI\_FS[2:0] and HSI\_TRIM[12:0] corresponding to the RCC\_ICSCR register to change the HSI frequency. #### 4.5.2. Calibration value of temperature sensor Address offset: 0x1FFF 0F14 (30°C), 0x1FFF 0F18 (85°C) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | Res | | | | | | R | es | | | | | | | | | | | | | | | | | [11:0] | | | | | | Software needs to read data from this address. #### 4.5.3. HSI\_4M/8M/16M/22.12M/24M\_EPPARA0 **Address offset:** 0x1FFF 0F1C (4 MHz), 0x1FFF 0F30 (8 MHz), 0x1FFF 0F44 (16 MHz), 0x1FFF 0F58 (22.12 MHz), 0x1FFF 0F6C (24 MHz) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|----------|-----|-----|-----|-----|-----|----|----|----|----|--------|--------|----|----|----| | Res | | | | TS1[8: | 0] | | | | | | | | | | | | R | R | R | R | R | R | R | R | R | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TS3[7:0] | | | | | | | | | | TS | 0[7:0] | | | | | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | The software needs to set the HSI clock frequency according to the need, choose to read the data from the corresponding address, and then write the FLASH\_TS0, FLASH\_TS1, FLASH\_TS3 registers to realize the configuration of the erasing and programming time required by the corresponding HSI frequency. #### 4.5.4. HSI\_4M/8M/16M/22.12M/24M\_EPPARA1 **Address offset:** 0x1FFF 0F20 (4 MHz), 0x1FFF 0F34 (8 MHz), 0x1FFF 0F48 (16 MHz), 0x1FFF 0F5C (22.12 MHz), 0x1FFF 0F70 (24 MHz) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|------------|-----|-----|----|----|----|-----|--------|----|----|----| | Res | Res | Res | Res | Res | TPS3[10:0] | | | | | | | | | | | | | | | | | R | R | R | R | R | R | R | | R | R | R | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | _ | _ | _ | _ | _ | _ | - | _ | | Res - | | | TS2 | P[7:0] | | - | | The software needs to set the HSI clock frequency according to the need, choose to read the data from the corresponding address, and then write the FLASH\_TS2P and FLASH\_TPS3 registers to realize the configuration of the erasing and programming time required for the corresponding HSI frequency. #### 4.5.5. HSI 4M/8M/16M/22.12M/24M EPPARA2 **Address offset:** 0x1FFF 0F24 (4 MHz), 0x1FFF 0F38 (8 MHz), 0x1FFF 0F4C (16 MHz), 0x1FFF 0F60 (22.12 MHz), 0x1FFF 0F74 (24 MHz) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------------| | Res PERTPE<br>[16] | | | | | | | | | | | | | | | | | R | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PERTPE[15:0] | | | | | | | | | | | | | | | | | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | The software needs to set the HSI clock frequency according to the need, choose to read the data from the corresponding address, and then write it into the FLASH\_PERTPE register to realize the configuration of the erasing and programming time required for the corresponding HSI frequency. #### 4.5.6. HSI\_4M/8M/16M/22.12M/24M\_EPPARA3 Address offset: 0x1FFF 0F28 (4 MHz), 0x1FFF 0F3C (8 MHz), 0x1FFF 0F50 (16 MHz), 0x1FFF 0F64 (22.12 MHz), 0x1FFF 0F78 (24 MHz) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----------------| | Res SMER<br>TPE[16] | | | | | | | | | | | | | | | | | R | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SMERTPE[15:0] | | | | | | | | | | | | | | | | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | The software needs to set the HSI clock frequency according to the need, choose to read the data from the corresponding address, and then write it into the FLASH\_SMERTPE register to realize the configuration of the erasing and programming time required for the corresponding HSI frequency. #### 4.5.7. HSI\_4M/8M/16M/22.12M/24M\_EPPARA4 **Address offset:** 0x1FFF 0F2C (4 MHz), 0x1FFF 0F40 (8 MHz), 0x1FFF 0F54 (16 MHz), 0x1FFF 0F68 (22.12 MHz), 0x1FFF 0F7C (24 MHz) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|--------------|-----|-----|-----|--------------|----|----|----|----|----|----|----|----|----|----| | Res | Res | Res | Res | Res | PRETPE[11:0] | | | | | | | | | | | | | | | | | R | R | R | R | R | R | R | R | R | R | R | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PRGTPE[15:0] | | | | | | | | | | | | | | | | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | The software needs to set the HSI clock frequency according to the need, choose to read the data from the corresponding address, and then write it into the FLASH\_PRGTPE and FLASH\_PRETPE registers to realize the configuration of the erasing and programming time required for the corresponding HSI frequency. ## 4.6. Flash protection The protection of Flash main memory includes the following mechanisms: - Software design kit (SDK) is used to protect access to specific program areas, and the granularity is 2 KBytes. - Read protection (RDP) is used to prevent access from outside. - Wrtie protection (WRP) control is used to prevent unwanted writes (due to confusion of the program memory pointer PC). The granularity of write protection is designed to be 4 KBytes. - Option byte write protection, special unlocking design. ### 4.6.1. Flash software development kit (SDK) area protection The area protected by the FLASH\_SDKR register follows the permission description of table 15. The protection area is defined by SDKR \_STRT[4:0], SDKR\_END[4:0] of the FLASH\_SDKR register, and each bit corresponds to 2 KBytes. #### Start address FLASH memory base address + SDK \_STRT[4:0] x 0x800 (included) #### **End address** FLASH memory base address + (SDK \_END[4:0] +1) x 0x800 (excluded) When SDK \_STRT[4:0] is greater than SDK\_END[4:0], SDK protection is invalid. When SDK \_STRT[4:0] is less than or equal to SDK \_END[4:0], SDK protection is effective. When the protection is in effect, when the FLASH\_SDKR register is unprotected (writing SDK \_STRT[4:0] is greater than SDK\_END[4:0]), the hardware will first trigger mass erase (the protected program in the SDK area has been written before, and the mass erase is used to protect the program in the SDK area), and then the value of the SDK option in the Flash option byte is updated (the updated value at this time is that the SDK protection is invalid). At this time, the content of the FLASH\_SDKR register will not be updated, until the power-on reset (P OR/BOR/PDR) or OBL reset, the register content will be loaded from the SDK option in the Flash option byte into the register. #### 4.6.2. Flash read protection By setting RDP option byte, and perform system reset (POR/BOR or OPL reset) to load a new RDP option byte to activate the read protection function. RDP protects main Flah memory, option byte, and SRAM. If the read protection is set while the debug by SWD is still connected, a power-on reset is required instead of a system reset. When the RDP option byte and the two's complement code exist in the option byte, the Flash memory will be protected. Table 4-6 Flash read protection status | RDP byte value | RDP complemented byte value | Read protection level | |----------------------|--------------------------------|-----------------------| | 0xAA | 0x55 | Level 0 | | Any value except the | combination of (0xAA and 0x55) | Level 1 | Regardless of any protection level, system memory is access only and program and erase operations cannot be performed. #### Level 0: No protection To read, program and erase the main Flash memory, as well as any operation to the option byte. #### Level 1: Read protection When the RDP and its two's complement in the option byte contain any combination rather than 0xAA, 0x55, the level 1 read protection takes effect, and the level 1 is the default protection level. - User mode: The program executed in user mode (boot from main Flash memory) can perform all operations on main Flash and option byte. - Debug, boot from SRAM and boot from system memory mode (Boot loader): In debug mode, or when booting from SRAM or system memory (Boot loader), the main Flash memory cannot be accessed. In these modes, a bus error is generated for a read or program access to the main Flash, and a hard fault interrupt is generated. When it is already at Level 1 (any number rather than 0xAA), changing to Level 0 by programming 0xAA, the hardware will perform a mass erase operation on the main Flash memory. Table 4-7 The relationship between access status and protection level and execution mode | Area | | Boot From Main Flash(CPU) | Debug/ | DMA | |------|--|---------------------------|--------|-----| |------|--|---------------------------|--------|-----| | | REA K Are a Pro- | | | er execu<br>om Non<br>Area) | | | er execu<br>m SDK | | excu | cuted F<br>RAM/<br>ted Fror<br>m memo | n Sys- | | | | |---------------|-----------------------|------------------------------|----------|-----------------------------|-----------|----------|-------------------|-----------|----------|---------------------------------------|-----------|----------|-----------|-----------| | | tec-<br>tion<br>level | Pro-<br>tec-<br>tion<br>leve | Rea<br>d | Writ<br>e | Eras<br>e | Rea<br>d | Writ<br>e | Eras<br>e | Rea<br>d | Writ<br>e | Eras<br>e | Rea<br>d | Writ<br>e | Eras<br>e | | Non<br>SDK | | Dis-<br>able | Yes | Yes | Yes | N/A | N/A | N/A | Yes | Yes | Yes | Yes | No | No | | Area | 0 | En-<br>able | Yes No | No | | SDK | | Dis-<br>able | N/A | Area | | En-<br>able | No | No | No | Yes | Yes | Yes | No | No | No | No | No | No | | Non<br>SDK | | Dis-<br>able | Yes | Yes | Yes | N/A | N/A | N/A | No | No | No | No | No | No | | Area | 1 | En-<br>able | Yes | Yes | Yes | Yes | Yes | Yes | No | No | No | No | No | No | | SDK | ' | Dis-<br>able | N/A | Area | | En-<br>able | No | No | No | Yes | Yes | Yes | No | No | No | No | No | No | | Sys-<br>tem | x | Dis-<br>able | Yes | No | No | N/A | N/A | N/A | Yes | No | No | No | No | No | | memor<br>y | ^ | En-<br>able | Yes | No | No | Yes | No | No | Yes | No | No | No | No | No | | Option bytes | x | Dis-<br>able | Yes | Yes | Yes | N/A | N/A | N/A | Yes | Yes | Yes | No | No | No | | area | ^ | En-<br>able | Yes No | No | No | | Fac- | | Dis-<br>able | Yes | No | No | N/A | N/A | N/A | Yes | No | No | No | No | No | | tory<br>bytes | Х | En-<br>able | Yes | No | No | Yes | No | No | Yes | No | No | No | No | No | | UID | | Dis-<br>able | Yes | No | No | N/A | N/A | N/A | Yes | No | No | No | No | No | | טוט | Х | En-<br>able | Yes | No | No | Yes | No | No | Yes | No | No | No | No | No | - 1. Mass erase command issued from any area will erase the SDK area. - 2. Any modification of level 1 to level 0 will trigger the hardware mass erase of the main Flash memory. - 3. The meaning of N/A is that when the SDK Area is disabled, since there is no SDK Area, no situation in which programs can be read out from the SDK Area in the above table, and no situation in which the programs read out from other areas can access the SDK Area. - 4. There are two cases for executing programs from SRAM or system memory: one is Boot from, the other is boot from other memory, and the program jumps to SRAM or system memory. #### 4.6.3. Flash write protection Flash can be set to be write-protected against unwanted writes. Define the control granularity of each bit of the WRP register as a write protection (WRP) area of 4 KBytes, that is, the size of 1 sector. See the description of the WRP register for details. When the WRP area is activated, erase or program operations are not allowed. Accordingly, the mass erase function does not work even if only one area is set as write-protected. In addition, if an attempt is made to erase or program a write-protected area, the write -protection error flag (WRPERR) of the FLASH\_SR register will be set. Note: Write protection only works on main Flash, and read doesn't work on system memory. #### 4.6.4. Option byte write protection By default, Option bytes are readable and write-protected. To gain erase or program access to option bytes, the correct sequence needs to be written to the OPTKEYR register. ### 4.7. Flash interrupt Table 4-8 Flash interrupt request | Interrupt event | Event flag | Time stamp/interrupt clear method | Control bit enable | |------------------|------------|-----------------------------------|--------------------| | End of operation | EOP | Write EOP = 1 | EOPIE | | Write protection | WRPERR | Write WRPERR = 1 | ERRIE | The following events do not have a separate interrupt flag, but will generate a Hard fault: - Sequence error of FLASH\_CR register of unlock Flash memory. - Unlock Flash option bytes write sequence error. - Flash program operation is not aligned with 32-bit data. - Flash erase (including page erase, sector erase and mass erase) operations do not perform 32-bit data alignment. - To the option byte register is not aligned with 32-bit data. ### 4.8. Flash register description ### 4.8.1. Flash access control register (FLASH\_ACR) Address offset: 0x00 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------| | Res | | | | | | | 1 | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res LA- | | | | | | | | | | | | | | | | | TENCY | | | | | | | | | | | | | | | | | RW | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | Reserved | | | | | 0 | LATENCY | RW | 0 | The wait state corresponding to the read operation: 0: There is no wait state for Flash read operation (system clock is 24 MHz and below). 1: The Flash read operation has one wait state, which is two system clock cycles are required for each Flash read (the system clock is at 48 MHz). | ### 4.8.2. Flash key register (FLASH\_KEYR) Address offset: 0x08 **Reset value:** 0x0000 0000 All register bits are write-only and read as 0. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | KEY[31:16] | | | | | | | | | | | | | | | | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | KEY[15:0] | | | | | | | | | | | | | | | | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | | Bit | Name | R/W | Reset Value | Function | |------|-----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | KEY[31:0] | W | 0x0000 | The following values must be written consecutively to unlock the FLASH_CR register and enable the program/erase operation of the Flash KEY1: 0x4567 0123 KEY2: 0xCDEF 89AB | ## 4.8.3. Flash option key register (FLASH\_OPTKEYR) Address offset: 0x0C **Reset value:** 0x0000 0000 All register bits are write-only and read as 0. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|---------------|----|----|----|----|----|-------|--------|----|----|----|----|----|----|----| | | OPTKEY[31:16] | | | | | | | | | | | | | | | | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | OPTKE | Y[15:0 | ] | | | | | | | | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | | Bit | Name | R/W | Reset Value | Function | |------|--------------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | OPTKEY[31:0] | W | 0x0000 0000 | The following values must be written consecutively to unlock the option register of the Flash and enable the program/erase operation of the option byte KEY1: 0x0819 2A3B KEY2: 0x4C5D 6E7F | ## 4.8.4. Flash status register (FLASH\_SR) Address offset: 0x10 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------|-----|-----|-----|-------| | Res BSY | | | | | | | | | | | | | | | | | R | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OPTV<br>ERR | Res WRP<br>ERR | Res | Res | Res | EOP | | RC_W1 | | | | | | | | | | | RC_W1 | | | | RC_W1 | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | Reserved | í | | | | 16 | BSY | R | 0 | Busy bit This bit indicates that the operation of the Flash is in progress. This bit is set by hardware at the beginning of a Flash operation, and is cleared by hardware when the operation is completed or an error occurs. | | 15 | OPTVERR | RC_W1 | 0 | Option and trimming bits loading validity error when the option and trimming bits and their one's complements do not match. Load unmatched option bytes, coerced to safe values. Software writes 1 to clear. | | 14:5 | Reserved | | | | | 4 | WRPERR | RC_W1 | 0 | Write protection error This bit is set by hardware when the address to be programmed/erased is in a write-protected Flash region (WRP). Write 1 to clear this bit. | | 3:1 | Reserved | | | | | 0 | EOP | RC_W1 | 0 | When the program/erase operation of the Flash completes successfully. This bit is only set if the EOPIE bit in the FLASH_CR register is enabled. Write 1 to clear this bit. | # 4.8.5. Flash control register (FLASH\_CR) Address offset: 0x14 Reset value: 0xC000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------|-----------------|-----|-----|----------------|---------|----------|-------|---------|---------|---------|---------|------------|---------|-----------------|---------| | LOC<br>K | OPT<br>LOC<br>K | Res | Res | OBL_LAU<br>NCH | Re<br>s | ER R III | В Р Ш | Re<br>s | Re<br>s | Re<br>s | Re<br>s | PGSTR<br>T | Res | OPT<br>STR<br>T | Re<br>s | | RS | RS | | | RC_W1 | | RW | RW | | | | | RW | | RW | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | Res | SER | Re<br>s | Res | Res | Re<br>s | Re<br>s | Re<br>s | Re<br>s | Res | ME<br>R | PER | PG | | | | | | RW | | | | | | | | | RW | RW | R<br>W | | | | | Reset | | |-------|------------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | R/W | Value | Function | | 31 | Lock | RS | | FLASH_CR Lock bit. Software can only set this bit. When set, the FLASH_CR register is locked. When the unlock timing is successfully given, this bit is cleared by hardware, and the FLASH_CR register is unlocked. The software should set this bit after the program/erase operation is completed. When an unsuccessful unlock sequence is given, this bit remains set until the next system reset. | | 30 | OPTLOCK | RS | | Option bytes Lock bit. Software can only set this bit. When set, the bits related to option bytes in the FLASH_CR register are locked. When the unlock timing is successfully given, this bit is cleared by hardware, and the FLASH_CR register is unlocked. The software should set this bit after the program/erase operation is completed. When an unsuccessful unlock sequence is given, this bit remains set until the next system reset. | | 29:28 | Reserved | | | | | 27 | OBL_LAUNCH | RC_W1 | | Force the option bytes loading. When set, this bit forces the system to perform a reload of option bytes. This bit is only cleared by hardware when the option byte load has been completed. This bit cannot be written if the OPTLOCK bit is set. 0: Option byte loading completed 1: Option byte loading request is generated, the system resets, and the option byte is reloaded. | | 25 | ERRIE | RW | | Error interrupt enable bit, when the WRPERR bit in the FLASH_SR register is set, if this bit is enabled, an interrupt request is generated. 0: No interrupt is generated 1: An interrupt is generated | | 24 | EOPIE | RW | | End of operation interrupt enable This bit enables interrupt generation when the EOP bit in the FLASH_SR register is set. 0: EOP interrupt disabled 1: EOP interrupt enable | | 23:18 | Reserved | RW | | | | 19 | PGSTRT | RW | | The start bit of the program operation of the Flash main memory. Program operation of the main Flash memory, and is set by software. After the BSY bit of the FLASH_SR register is cleared, the hardware clears this bit. | | 18 | Reserved | | | | | 17 | OPTSTRT | RW | | Flash option bytes modified start bit This bit initiates modification of option bytes. Set by software and cleared by hardware after the BSY bit in the FLASH_SR register is cleared. | | Bit | Name | R/W | Reset<br>Value | Function | |-------|----------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Note: When modifying the Flash option bytes, the hardware will automatically perform the erase operation on the entire page of 128 Bytes, and then perform the program operation, which also includes the automatic writing of the two's complement code. | | 16:12 | Reserved | | | | | 11 | SER | RW | | 4 KByte Sector erase operation 0: Sector erase operation of Flash is not selected 1: Select the sector erases operation of Flash Note: 1) Sector erase will not work on Flash information memory. 2) Sector erase has no effect on areas set to WRP. | | 10:3 | Reserved | | | | | 2 | MER | RW | | Mass erase operation 0: Mass erase operation of Flash is not selected 1: Select the mass erases operation of Flash Note: Mass erase will not work on Flash information memory. Mass erase does not work when WRP is set | | 1 | PER | RW | | Page erase operation 0: Page erase operation of the Flash is not selected 1: Select the page erase operation of Flash | | 0 | PG | RW | | Program operation 0: Program operation of Flash is not selected 1: Select the program operation of Flash | # 4.8.6. Flash option register (FLASH\_OPTR) Address offset: 0x20 Reset value: 0x0000 xxxx After the power-on reset (POR/BOR/OBL\_LAUNCH) is released, the corresponding value is read from the option bytes area of the Flash in formation memory and written to the corresponding option bit of the register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------|------|-----|-----|-----|-------|-------|------|----|----|----|-----|-------|----|----|----| | Res | Res | Res | Res | Re | Re | Re | Res | Re | Ves | 769 | Ne3 | V62 | S | S | S | I/G2 | S | S | S | S | S | S | S | S | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | nBOOT | NRST | WWD | IWD | | | | BOR | | | | | | | | | | 116001 | _ | G | G | BOF | R_LEV | [2:0] | _ | | | | RDP | [7:0] | | | | | ' | MODE | _SW | _SW | | | | EN | | | | | | | | | | RW | Bit | Name | R/W | Reset<br>Value | Function | |-------|--------------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | 15 | nBOOT1 | RW | | Select the boot mode with the BOOT PIN | | 14 | NRST_MODE | RW | | 0: Reset input only<br>1: GPIO function | | 13 | WWDG_SW | RW | | Hardware watchdog Software watchdog | | 12 | IWDG_SW | RW | | Hardware watchdog Software watchdog | | 11:9 | BOR_LEV[2:0] | RW | | 000: BOR rising threshold is 1.8 V, falling threshold is 1.7 V 001: BOR rising threshold is 2.0 V, falling threshold is 1.9 V 010: BOR rising threshold is 2.2 V, falling threshold is 2.1 V 011: BOR rising threshold is 2.4 V, falling threshold is 2.3 V 100: BOR rising threshold is 2.6 V, falling threshold is 2.5 V 101: BOR rising threshold is 2.8 V, falling threshold is 2.7 V 110: BOR rising threshold is 3.0 V, falling threshold is 2.9 V 111: BOR rising threshold is 3.2 V, falling threshold is 3.1 V | | 8 | BOR_EN | RW | | BOR enable | | | | | 0: BOR is not enabled 1: BOR is enabled. BOR LEV works | |-----|-----|----|-----------------------------------------------------------------------------------| | 7:0 | RDP | RW | 0xAA: level 0, read protection inactive Non 0xAA: level 1, read protection active | ### 4.8.7. Flash SDK address register (FLASH\_SDKR) Address offset: 0x24 Reset value: 32'b0000 0000 0000 0000 000X \_ XXXX 000X XXXX After the power-on reset (POR/BOR/OBL\_LAUNCH) is released, the corresponding value is read from the option bytes area of the Flash information memory and written to the corresponding option bit of the register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-------------------|---------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------------------|-----| | Res | | | | | | | | | | | | | | | | | | 45 | 4.4 | | 40 | 4.4 | 40 | _ | _ | _ | _ | - | 4 | _ | _ | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | O | | Res | Res | Res | 12 | <b>11</b><br> SA | <b>10</b><br>_END[4 | | 8 | Res | Res | Res | 4 | SA | | <b>1</b><br>[4:0] | U | | Bit | Name | R/W | Reset<br>Value | Function | |-------|---------------|-----|----------------|-------------------------------------------------------------| | 31:13 | Reserved | | | | | 12:8 | SDK_END [4:0] | RW | | SDK area end addres, each corresponding STEP is 2 KBytes | | 7:5 | Reserved | | | | | 4:0 | SDK_STRT[4:0] | RW | | SDK area start address, each corresponding STEP is 2 KBytes | ## 4.8.8. Flash WRP address register (FLASH\_WRPR) Address offset: 0x2C Reset value: 0x0000 XXXX After the power-on reset (POR/BOR/OBL\_LAUNCH) is released, the corresponding value is read from the option bytes area of the Flash in formation memory and written to the corresponding option bit of the register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|----------|-----|-----|-----|----------|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 0 | 0 | 7 | 6 | 5 | 1 | 7 | 2 | 1 | 0 | | | 14 | 13 | 14 | | 10 | 9 | 0 | - 1 | U | 3 | - | 3 | _ | | U | | | 14 | 13 | 12 | | 10 | 9 | WRF | P[15: 0] | U | J | 7 | <b>.</b> | L | • | U | | Bit | Name | R/W | Reset<br>Value | Function | |-------|----------|-----|----------------|--------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | 15 | WRP | RW | 1 | O: Sector 15, with write protection, program and erase are not allowed 1: Sector 15, no write protection | | 14 | WRP | RW | 1 | O: Sector 14, with write protection, program and erase are not allowed 1: Sector 14, no write protection | | 13 | WRP | RW | 1 | Sector 13, with write protection, program and erase are not allowed Sector 13, no write protection | | 12 | WRP | RW | 1 | O: Sector 12, with write protection, program and erase are not allowed 1: Sector 12, no write protection | | 11 | WRP | RW | 1 | O: Sector 11, with write protection, program and erase are not allowed Sector 11, no write protection | | 0: Sector 10, with write protection, program and erase are not allowed WRP RW 1 write protection, program and erase are not allowed WRP RW 1 not allowed WRP RW 1 not allowed WRP RW 1 not allowed WRP RW 1 not write protection, program and erase are not allowed WRP RW 1 not allowed WRP RW 1 not allowed WRP RW 1 not protection, program and erase are not allowed WRP RW 1 not allowed WRP RW 1 not protection, program and erase are not allowed WRP RW 1 not protection, program and erase are not allowed WRP RW 1 not protection, program and erase are not allowed WRP RW 1 not protection, program and erase are not allowed WRP RW 1 not protection, program and erase are not allowed WRP RW 1 not protection, program and erase | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|---|-----------------------------------------------------------| | 1: Sector 10, no write protection 0: Sector 9, with write protection, program and erase are not allowed 1: Sector 9, no write protection, program and erase are not allowed 1: Sector 8, no write protection, program and erase are not allowed 1: Sector 7, no write protection, program and erase are not allowed 1: Sector 6, no write protection, program and erase are not allowed 1: Sector 6, no write protection, program and erase are not allowed 1: Sector 6, no write protection 0: Sector 6, with write protection 0: Sector 6, with write protection, program and erase are not allowed 1: Sector 5, no write protection 0: Sector 4, with write protection, program and erase are not allowed 1: Sector 5, no write protection 0: Sector 4, with write protection, program and erase are not allowed 1: Sector 1, writh write protection, program and erase are not allowed 1: Sector 2, with write protection 0: Sector 3, writh write protection, program and erase are not allowed 1: Sector 1, writh write protection, program and erase are not allowed 1: Sector 1, writh write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, writh write protection, program and erase are not allowed 1: Sector 1, writh write protection, program and erase are not allowed 1: Sector 1, writh write protection, program and erase are not allowed 1: Sector 1, writh write protection, program and erase are not allowed | 4.0 | | 514 | 4 | | | 9 WRP RW 1 O: Sector 9, with write protection, program and erase are not allowed 1: Sector 9, no write protection 8 WRP RW 1 N: Sector 8, no write protection, program and erase are not allowed 1: Sector 8, no write protection, program and erase are not allowed 1: Sector 7, with write protection, program and erase are not allowed 1: Sector 7, no write protection, program and erase are not allowed 1: Sector 6, with write protection, program and erase are not allowed 1: Sector 6, no write protection, program and erase are not allowed 1: Sector 5, with write protection, program and erase are not allowed 1: Sector 5, no write protection, program and erase are not allowed 1: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection 9 WRP RW 1 No write protection 0: Sector 3, with write protection 0: Sector 3, with write protection 0: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 2, with write protection 0: Sector 2, with write protection 0: Sector 2, no write protection 0: Sector 2, no write protection 0: Sector 2, no write protection 0: Sector 1, with write protection 0: Sector 1, with write protection 0: Sector 1, no 1: | 10 | WRP | RW | 1 | 1 1101 0110 01 | | 9 WRP RW 1 not allowed 1: Sector 9, no write protection 0: Sector 8, no write protection, program and erase are not allowed 1: Sector 8, no write protection, program and erase are not allowed 1: Sector 7, with write protection, program and erase are not allowed 1: Sector 6, no write protection 0: Sector 6, with write protection, program and erase are not allowed 1: Sector 6, no write protection 0: Sector 5, with write protection 0: Sector 5, with write protection 0: Sector 5, no write protection 0: Sector 5, no write protection 0: Sector 6, no write protection 0: Sector 6, no write protection 0: Sector 1, no write protection 0: Sector 3, no write protection, program and erase are not allowed 1: Sector 3, no write protection 0: Sector 3, with write protection 0: Sector 2, with write protection 0: Sector 2, with write protection 0: Sector 1, with write protection 0: Sector 1, with write protection 0: Sector 1, with write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 0: Sector 1, with write protection, program and erase are not allowed 0: Sector 1, with write protection, program and erase are not allowed 0: Sector 1, with write protection, program and erase are not allowed 0: Sector 1, with write protection, program and erase are not allowed 0: Sector 1, with write protection, program and erase are not allowed 0: Sector 1, with write protection, program and erase are not allowed | | | | | | | 1: Sector 9, no write protection 0: Sector 8, with write protection, program and erase are not allowed 1: Sector 8, no write protection 0: Sector 7, with write protection, program and erase are not allowed 1: Sector 7, no write protection 0: Sector 6, with write protection, program and erase are not allowed 1: Sector 6, no write protection 0: Sector 6, with write protection, program and erase are not allowed 1: Sector 6, no write protection 0: Sector 5, no write protection, program and erase are not allowed 1: Sector 5, no write protection 0: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection 0: Sector 3, with write protection 0: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 4, no write protection 0: Sector 5, no write protection 0: Sector 6, no write protection, program and erase are not allowed 1: Sector 7, no write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 1, with write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed | | | | | | | 8 WRP RW 1 O: Sector 8, with write protection, program and erase are not allowed 1: Sector 7, no write protection, program and erase are not allowed 1: Sector 7, no write protection, program and erase are not allowed 1: Sector 7, no write protection, program and erase are not allowed 1: Sector 6, no write protection, program and erase are not allowed 1: Sector 6, no write protection 0: Sector 5, with write protection, program and erase are not allowed 1: Sector 5, no write protection 0: Sector 5, with write protection, program and erase are not allowed 1: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection, program and erase are not allowed 1: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection 0: Sector 2, with write protection 0: Sector 2, with write protection 0: Sector 2, no write protection 0: Sector 2, no write protection 0: Sector 1, protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 0, with write protection, program and erase are not allowed 1: Sector 0, with write protection, program and erase are not allowed 1: Sector 0, with write protection, program and erase are not allowed 1: Sector 0, with write protection, program and erase are not allowed 1: Sector 0, with write protection, program and erase are not allowed 1: Sector 0, with write protection, program and erase are not allowed 1: Sector 0, with write protection, program and erase are not allowed 1: Sector 0, with write protection, program and erase are not allowed 1: Sector 0, with write protection 1: Sector 0, with write protection 1: Sector | 9 | WRP | RW | 1 | | | 8 WRP RW 1 not allowed 1: Sector 8, no write protection 0: Sector 7, with write protection, program and erase are not allowed 1: Sector 7, no write protection, program and erase are not allowed 1: Sector 6, with write protection, program and erase are not allowed 1: Sector 6, no write protection 8 WRP RW 1 not allowed 1: Sector 6, no write protection 0: Sector 6, no write protection 0: Sector 5, with write protection, program and erase are not allowed 1: Sector 5, no write protection 0: Sector 4, with write protection 0: Sector 4, with write protection 0: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 2, with write protection 0: Sector 2, with write protection 0: Sector 2, with write protection 0: Sector 2, no write protection 0: Sector 1, with write protection 0: Sector 1, with write protection 0: Sector 1, with write protection 0: Sector 1, with write protection 0: Sector 1, with write protection 0: Sector 1, no write protection 0: Sector 1, no write protection 0: Sector 1, no write protection 0: Sector 1, no write protection 0: Sector 1, no write protection 0: Sector 1, no write protection 0: Sector 0, with | | | | | | | 1: Sector 8, no write protection O: Sector 7, with write protection, program and erase are not allowed 1: Sector 6, no write protection, program and erase are not allowed 1: Sector 6, no write protection, program and erase are not allowed 1: Sector 6, no write protection, program and erase are not allowed 1: Sector 6, no write protection, program and erase are not allowed 1: Sector 5, with write protection, program and erase are not allowed 1: Sector 5, no write protection 0: Sector 4, with write protection, program and erase are not allowed 1: Sector 3, with write protection 0: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection 0: Sector 3, no write protection, program and erase are not allowed 1: Sector 2, no write protection, program and erase are not allowed 1: Sector 2, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 0, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed | | | | | | | 7 WRP RW 1 D: Sector 7, with write protection, program and erase are not allowed 1: Sector 7, no write protection 8 WRP RW 1 D: Sector 6, with write protection, program and erase are not allowed 1: Sector 6, no write protection 9 Sector 5, with write protection, program and erase are not allowed 1: Sector 5, no write protection 10 Sector 5, with write protection, program and erase are not allowed 1: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection 10 Sector 3, with write protection 11 WRP RW 1 Now PRW PRW 1 Now PRW PRW 1 Now Protection Now Program and erase are not allowed 1: Sector 2, with write protection Now Program and erase are not allowed 1: Sector 2, now Protection Now Program and erase are not allowed 1: Sector 2, now Protection Now Program and erase are not allowed 1: Sector 1, now Protection Now Program and erase are not allowed 1: Sector 1, now Protection Now Program and erase are not allowed 1: Sector 1, now Protection Now Program and erase are not allowed 1: Sector 1, now Protection Now Program and erase are not allowed 1: Sector 1, now Protection Now Program and erase are not allowed 1: Sector 1, now Protection Now Program and erase are not allowed 1: Sector 1, now Protection Now Program and Erase are not allowed 1: Sector 1, now Protection Now Program and Erase are not allowed 1: Sector 1, now Protection Now Program and Erase are not allowed Now Protection Now Program and Erase are not allowed Now Protection | 8 | WRP | RW | 1 | 1 | | 7 WRP RW 1 not allowed 1: Sector 7, no write protection 0: Sector 6, with write protection, program and erase are not allowed 1: Sector 6, no write protection, program and erase are not allowed 1: Sector 5, no write protection, program and erase are not allowed 1: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection 0: Sector 3, with write protection, program and erase are not allowed 1: Sector 4, no write protection 0: Sector 3, with write protection, program and erase are not allowed 1: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection 0: Sector 1, with write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 0: Sector 0, with write protection, program and erase are not allowed | | | | | | | 1: Sector 7, no write protection 0: Sector 6, with write protection, program and erase are not allowed 1: Sector 6, no write protection, program and erase are not allowed 1: Sector 5, no write protection, program and erase are not allowed 1: Sector 5, no write protection 0: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection, program and erase are not allowed 1: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 2, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed | | | | | | | 6 WRP RW 1 0: Sector 6, with write protection, program and erase are not allowed 1: Sector 6, no write protection 5 WRP RW 1 0: Sector 5, with write protection, program and erase are not allowed 1: Sector 5, no write protection 6 WRP RW 1 0: Sector 5, no write protection, program and erase are not allowed 1: Sector 4, with write protection, program and erase are not allowed 1: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection 7 WRP RW 1 0: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection 8 WRP RW 1 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 9 Sector 1, with write protection 1 WRP RW 1 0: Sector 1, no write protection 1 Sector 1, no write protection 1 Sector 1, no write protection 1 Sector 1, no write protection 1 Sector 1, no write protection 2 Sector 1, no write protection 3 Sector 1, no write protection 4 Sector 1, no write protection 5 Sector 1, with write protection 6 Sector 1, no write protection 7 Sector 1, no write protection 8 Sector 1, no write protection 9 Sector 1, no write protection 1 Sector 1, no write protection | 7 | WRP | RW | 1 | not allowed | | 6 WRP RW 1 not allowed 1: Sector 6, no write protection 0: Sector 5, with write protection, program and erase are not allowed 1: Sector 5, no write protection, program and erase are not allowed 1: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection 0: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 1, with write protection 0: Sector 1, with write protection 0: Sector 1, no write protection 0: Sector 1, no write protection 0: Sector 1, no write protection 0: Sector 1, no write protection | | | | | | | 1: Sector 6, no write protection O: Sector 5, with write protection, program and erase are not allowed 1: Sector 5, no write protection O: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection O: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection O: Sector 2, with write protection O: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection O: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 0: Sector 0, with write protection, program and erase are not allowed 0: Sector 0, with write protection, program and erase are not allowed | | | | | 0: Sector 6, with write protection, program and erase are | | 0: Sector 5, with write protection, program and erase are not allowed 1: Sector 5, no write protection 0: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection, program and erase are not allowed 1: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection 0: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 0: Sector 0, with write protection, program and erase are not allowed 0: Sector 0, with write protection, program and erase are not allowed | 6 | WRP | RW | 1 | not allowed | | 5 WRP RW 1 not allowed 1: Sector 5, no write protection 0: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection 0: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed 1: Sector 1, no write protection | | | | | 1: Sector 6, no write protection | | 1: Sector 5, no write protection 0: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection 0: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 3, no write protection 0: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed 1: Sector 0, with write protection, program and erase are not allowed | | | | | 0: Sector 5, with write protection, program and erase are | | 0: Sector 4, with write protection, program and erase are not allowed 1: Sector 4, no write protection 0: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection 0: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, with write protection, program and erase are not allowed 1: Sector 1, with write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 1, with write protection 0: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed | 5 | WRP | RW | 1 | not allowed | | 4 WRP RW 1 not allowed 1: Sector 4, no write protection 0: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection 0: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection 0: Sector 2, no write protection 0: Sector 1, with write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 0, with write protection 0: Sector 0, with write protection, program and erase are not allowed 0: Sector 0, with write protection, program and erase are not allowed | | | | | 1: Sector 5, no write protection | | 1: Sector 4, no write protection 0: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection 0: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, with write protection, program and erase are not allowed 1: Sector 1, with write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed 0: Sector 0, with write protection, program and erase are not allowed | | | | | 0: Sector 4, with write protection, program and erase are | | O: Sector 3, with write protection, program and erase are not allowed 1: Sector 3, no write protection O: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection O: Sector 1, with write protection O: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection O: Sector 1, no write protection O: Sector 1, no write protection O: Sector 0, with write protection, program and erase are not allowed | 4 | WRP | RW | 1 | not allowed | | 3 WRP RW 1 not allowed 1: Sector 3, no write protection 0: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed | | | | | 1: Sector 4, no write protection | | 3 WRP RW 1 not allowed 1: Sector 3, no write protection 0: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed | | | | | 0: Sector 3, with write protection, program and erase are | | 0: Sector 2, with write protection, program and erase are not allowed 1: Sector 2, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed | 3 | WRP | RW | 1 | not allowed | | 2 WRP RW 1 not allowed 1: Sector 2, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed | | | | | 1: Sector 3, no write protection | | 2 WRP RW 1 not allowed 1: Sector 2, no write protection 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed | | | | | 0: Sector 2, with write protection, program and erase are | | 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed 1: not allowed | 2 | WRP | RW | 1 | | | 0: Sector 1, with write protection, program and erase are not allowed 1: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed not allowed | | | | | 1: Sector 2, no write protection | | 1 WRP RW 1 not allowed 1: Sector 1, no write protection 0: Sector 0, with write protection, program and erase are not allowed | | | | | | | 0 WRP RW 1 0: Sector 0, with write protection, program and erase are not allowed | 1 | WRP | RW | 1 | | | 0 WRP RW 1 0: Sector 0, with write protection, program and erase are not allowed | | | | | 1: Sector 1, no write protection | | 0 WRP RW 1 not allowed | | | | | | | | 0 | WRP | RW | 1 | | | | | | | | 1: Sector 0, no write protection | ## 4.8.9. Flash sleep time configuration register (FLASH\_STCR) Address offset: 0x90 **Reset value:** 0x0000 6400 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | SI | LEEP_ | TIME[7: | 0] | | | Res SLEEP_EN | | RW | | | | | | | RW | | Bit | Name | R/W | Reset<br>Value | Function | |------|------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | | | | | 15:8 | SLEEP_TIME | RW | 0x64 | FLASH sleep time count (counter based on HSI_10M clock) When the system clock selects LSI, in order to obtain more optimized power consumption in Run mode, which can use the function of this register (it is only recommended to use this function when LSI is the system clock). When this function is enabled, the time width of the Flash in the Sleep state in each half system clock low period is: thsi_10M*SLEEP_TIME Note: thsi_10M is the period of HSI_10M. To ensure the correct Flash function, the maximum setting value of this register is recommended to be set to 0x28. | | 7:1 | Reserved | | | _ | | 0 | SLEEP_EN | RW | 0 | FLASH Sleep enable 1: Enable Flash sleep 0: Disable Flash sleep | ## 4.8.10. Flash TS0 register (FLASH\_TS0) RW RW Address offset: 0x100 Reset value: 0x0000 00B4 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|-----|-----|-----|----------|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>Res | 8<br>Res | 7 | 6 | 5 | <b>4</b> | | 2 | 1 | 0 | | Bit | Name | R/W | Reset<br>Value | Function | |------|----------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | | | | | 7:0 | TS0 | RW | 0xB4 | The software reads the data stored at the corresponding address in the information area and writes The corresponding register is configured to achieve the erasing time required for the corresponding HSI frequency Buy. Save it in the following address in the Flash: 24MHz: 0x1FFF 0F6C 22.12MHz: 0x1FFF 0F58 16MHz: 0x1FFF 0F44 8MHz: 0x1FFF 0F30 4MHz: 0x1FFF 0F1C | ## 4.8.11. Flash TS1 register (FLASH\_TS1) Address offset: 0x104 Reset value: 0x0000 01B0 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | | | | TS1 | | | | | | | | | | | | | | | | | | | | | | RW RW RW RW RW RW RW | Bit | Name | R/W | Reset<br>Value | Function | |------|----------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | Reserved | | | | | 8:0 | TS1 | RW | 0x1B0 | The software reads the data stored at the corresponding address in the information area and writes The corresponding register is configured to achieve the erasing time required for the corresponding HSI frequency Buy. Save it in the following address in the Flash: 24MHz: 0x1FFF 0F6C 22.12MHz: 0x1FFF 0F58 16MHz: 0x1FFF 0F44 8MHz: 0x1FFF 0F30 4MHz: 0x1FFF 0F1C | ## 4.8.12. Flash TS2P register (FLASH\_TS2P) Address offset: 0x108 Reset value: 0x0000 00B4 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|-----|-----|-----|---------|-----------------|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>Res | 8<br>Res | 7 | 6 | 5 | 4<br>TS | <b>3</b><br>32P | 2 | 1 | 0 | | Bit | Name | R/W | Reset<br>Value | Function | |------|----------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | | | | | 7:0 | TS2P | RW | 0xB4 | The software reads the data stored at the corresponding address in the information area and writes The corresponding register is configured to achieve the erasing time required for the corresponding HSI frequency Buy. Save it in the following address in the Flash: 24MHz: 0x1FFF 0F70 22.12MHz: 0x1FFF 0F5C 16MHz: 0x1FFF 0F48 8MHz: 0x1FFF 0F34 4MHz: 0x1FFF 0F20 | ## 4.8.13. Flash TPS3 register (FLASH\_TPS3) Address offset: 0x10C Reset value: 0x0000 06C0 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10 | 9 | 8 | 7 | 6 | TPS3 | 4 | | 2 | 1 | 0 | | Bit | Name | R/W | Reset<br>Value | Function | |-------|----------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | Reserved | | | | | 10:0 | TPS3 | RW | 0x6C0 | The software reads the data stored at the corresponding address in the information area and writes The corresponding register is configured to achieve the erasing time required for the corresponding HSI frequency Buy. Save it in the following address in the Flash: 24MHz: 0x1FFF 0F70 22.12MHz: 0x1FFF 0F5C 16MHz: 0x1FFF 0F48 8MHz: 0x1FFF 0F34 4MHz: 0x1FFF 0F20 | ## 4.8.14. Flash TS3 register (FLASH\_TS3) Address offset: 0x110 Reset value: 0x0000 00B4 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | | | TS | S3 | | | | | | | | | | | | | | | | | | | | RW | | Bit | Name | R/W | Reset<br>Value | Function | |------|----------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | | | | | 7:0 | TS3 | RW | 0xB4 | The software reads the data stored at the corresponding address in the information area and writes The corresponding register is configured to achieve the erasing time required for the corresponding HSI frequency Buy. Save it in the following address in the Flash: 24MHz: 0x1FFF 0F6C 22.12MHz: 0x1FFF 0F58 16MHz: 0x1FFF 0F44 8MHz: 0x1FFF 0F30 | | Bit | Name | R/W | Reset<br>Value | Function | |-----|------|-----|----------------|-------------------| | | | | | 4MHz: 0x1FFF 0F1C | ## 4.8.15. Flash page erase TPE register (FLASH\_PERTPE) Address offset: 0x114 Reset value: 0x0001 1940 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|----------|-------------------|-----|-----|-----|-----|-----|-----|--------| | Res PERTPE | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | <b>8</b> | <b>7</b><br>ERTPE | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit | Name | R/W | Reset<br>Value | Function | |-------|----------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | Reserved | | | | | 16:0 | PERTPE | RW | 0x11940 | The software reads the data stored at the corresponding address in the information area and writes The corresponding register is configured to achieve the erasing time required for the corresponding HSI frequency Buy. Save it in the following address in the Flash: 24MHz: 0x1FFF 0F74 22.12MHz: 0x1FFF 0F60 16MHz: 0x1FFF 0F4C 8MHz: 0x1FFF 0F38 4MHz: 0x1FFF 0F24 | # 4.8.16. Flash sector/mass erase TPE register (FLASH\_SMERTPE) Address offset: 0x118 **Reset value:** 0x0001 1940 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|----------|-------------------|----------|-----|-----|-----|-----|-----|---------| | Res SMERTPE | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | <b>8</b> | <b>7</b><br>MERTP | <b>6</b> | 5 | 4 | 3 | 2 | 1 | 0 | | Bit | Name | R/W | Reset<br>Value | Function | |-------|----------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | Reserved | | | | | 16:0 | SMERTPE | RW | 0x11940 | The software reads the data stored at the corresponding address in the information area and writes The corresponding register is configured to achieve the erasing time required for the corresponding HSI frequency Buy. Save it in the following address in the Flash: 24MHz: 0x1FFF 0F78 22.12MHz: 0x1FFF 0F64 16MHz: 0x1FFF 0F50 8MHz: 0x1FFF 0F3C 4MHz: 0x1FFF 0F28 | ## 4.8.17. Flash program TPE register (FLASH\_PRGTPE) Address offset: 0x11C Reset value: 0x0000 5DC0 | ١ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | ſ | Res | ſ | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|-------------|----|----|----|----|-----|------|----|----|----|----|----|----|---| | | | | | | | | PRG | STPE | | | | | | | | | RW | RW | RW RW RW RW | | RW | | Bit | Name | R/W | Reset<br>Value | Function | |-------|----------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | 15:0 | PRGTPE | RW | 0x5DC0 | The software reads the data stored at the corresponding address in the information area and writes The corresponding register is configured to achieve the erasing time required for the corresponding HSI frequency Buy. Save it in the following address in the Flash: 24MHz: 0x1FFF 0F7C 22.12MHz: 0x1FFF 0F68 16MHz: 0x1FFF 0F54 8MHz: 0x1FFF 0F40 4MHz: 0x1FFF 0F2C | # 4.8.18. Flash pre-program TPE register (FLASH\_PRETPE) Address offset: 0x120 Reset value: 0x0000 12C0 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----|-----|-----|-----|-----|-----|-------------------|---------------------|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13 | 12 | 11 | 10 | 9 | 8 | <b>7</b><br>PRETF | <b>6</b><br>E[13:0] | | 4 | 3 | 2 | 1 | 0 | | Bit | Name | R/W | Reset<br>Value | Function | |-------|----------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | Reserved | | | | | 13:0 | PRETPE | RW | 0x12C0 | The software reads the data stored at the corresponding address in the information area and writes The corresponding register is configured to achieve the erasing time required for the corresponding HSI frequency Buy. Save it in the following address in the Flash: 24MHz: 0x1FFF 0F7C 22.12MHz: 0x1FFF 0F68 16MHz: 0x1FFF 0F54 8MHz: 0x1FFF 0F40 4MHz: 0x1FFF 0F2C | # 4.8.19. Flash register mapping | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|---------------------------|------|------|------|------|------|------|------|------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----------------|------|------|------|------|------|------|------|------|-----| | 0<br>x<br>0 | FLAS<br>H_A<br>CR | Res. LA- | | 0 | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | 0<br>x | FLAS<br>H_KE<br>YR | | | | | | | KI | EY[3 | 31:10 | 6] | | | | | | | | | | | | | K | EY[ | 15:0 | )] | | | | | | | | 0<br>8 | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>0 | FLAS<br>H_O<br>PTKE<br>YR | | | | | | ( | OPT | ΚE\ | /[31 | :16] | | | | | | | | | | | | | OP <sup>-</sup> | ΓKE | Y[1 | 5:0] | | | | | | | | С | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|-----------------------------|------|---------|------|------|-----------|------|-------|-------|------|------|------|------|--------|------|---------|--------|--------|-----------|---------|---------|------|------------------|------|--------|----------|------|------|-------|-------|------|-------|---------| | 0<br>x<br>1 | FLAS<br>H_S<br>R | Res. BSY | OPTVER | Res. WRPER | Res. | Res. | Res. | EOP | | 0 | Reset value | | | | | | | | | | | | | | | | 0 | 0 | | | | | | | | | | | 0 | | | | 0 | | 0<br>x<br>1<br>4 | FLAS<br>H_C<br>R | LOCK | OPTLOCK | Res. | Res. | OBL LAUNC | Res. | ERRIE | EOPIE | Res. | Res. | Res. | Res. | PGSTRT | Res. | OPTSTRT | Res. | Res. | Res. | Res. | Res. | SER | Res. MER | PER | PG | | - | Reset value | 0 | 0 | | | 0 | | | | | | | | 0 | | 0 | | | | | | 0 | | | | | | | | | 0 | 0 | 0 | | 0<br>x<br>2<br>0 | FLAS<br>H_O<br>PTR | Res. nBOOT1 | NRST MODE | WWDG SW | IWDG SW | | BOR_LEV<br>[2:0] | , | BOR EN | <b>*</b> | | F | RDP | [7:0] | l | | | | | Reset value | | | | | | | | | | | | | | | | | Х | Х | Х | Χ | Х | Х | X | X | X | X | X | X | Х | Х | Х | Х | | 0<br>x<br>2 | FLAS<br>H_S<br>DKR | Res. S | SA_E | ND | [4:0 | )] | Res. | Res. | Res. | S | A_S | TRI | Γ[4:0 | )] | | 4 | Reset value | | | | | | | | | | | | | | | | | | 4 | | Х | X | X | X | X | | | | Х | Х | Х | Х | Х | | 0<br>x<br>2 | FLAS<br>H_W<br>RPR | Res. | | | | | | W | /RP | [15:0 | 0] | | 1 | | | | | | 2<br>C | Reset<br>value | | | | | | | | | | | | | | | | | X | X | X | X | X | Х | Χ | Х | Х | Х | Χ | Х | Х | Х | Χ | Х | | 0<br>x<br>9 | FLAS<br>H_ST<br>CR | Res. | S | LEE | :P_1 | ГІМЕ | [7:0 | )] | | Res. SLEEP_E | | 0 | Reset value | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | | | | | | | | 0 | | 0<br>x<br>1 | FLAS<br>H_TS<br>0 | Res. | | - | ΓS0[ | 7:0] | | | | | 0 | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | | 0<br>x<br>1 | FLAS<br>H_TS<br>1 | Res. | | 1 | TS | 31[8: | 0] | | | | | 0 4 | Reset<br>value | | | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | 0<br>x | FLAS<br>H_TS<br>2P | Res. | | Т | S2P | [7:0 | ] | | | | 1<br>0<br>8 | Reset value | | 4 | | | | | | | | | | | | | | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | | 0<br>x<br>1 | FLAS<br>H_TP<br>S3 | Res. | Res. | Res. | Res. | Res. | Rês. | Res. | | - | FLA | SH_ | TP: | 53[1 | 0:0] | | | | | 0<br>C | Reset value | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1 | FLAS<br>H_TS<br>3 | Res. l | I | - | rs3[ | 7:0] | | | | | 1 0 | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | | 0<br>x<br>1 | FLAS<br>H_PE<br>RTP | Res. PERTPE | | | | | | | W | /RP | [15:0 | 0] | | | | | | | | 1 4 | Reset | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | value<br>FLAS<br>H_S<br>MER | Res. | | | | | | | | | [16 | | | | | | | | | 1 1 8 | TPE<br>Reset | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | G | value | | | | | | | | | | | | | | | | U | ' | 1 | ı | 1 | ı | ı | J | ı | U | U | ' | U | U | U | U | U | | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 2 | 4 | 3 | 2 | 1 | 0 | |--------------------|--------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|----|----|----|----|----|-----|-------|------|------|---|---|---|---|---| | 0<br>x<br>1 | FLAS<br>H_P<br>RGT<br>PE | Res. | | | | | | PR | GTP | PE[1: | 5:0] | | | | | | | | Ċ | Reset value | | | | | | | | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1<br>2 | FLAS<br>H_P<br>RET<br>PE | Res. | | | | | PRI | ETP | E[1: | 3:0] | | | | | | | 0 | Reset value | | | | | | | | | | | | | | | | | | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | ### Power control ### 5.1. Power supply #### 5.1.1. Power block diagram Figure 5-1 Power block diagram Num-Power Power value **Describe** bering supply Provide power to the chip through the power pins, and its power supply VCC 1.7 to 5.5 V 1 analog circuit module. Provide power to most of the analog modules from VCC PAD (a separate 1.7 to 5.5 V 2 **VCCA** power supply PAD can also be designed). 3 **VCCIO** 1.7 to 5.5 V Power supply to IO, from VCC PAD Output from VR which supplies power to the main logic circuits and SRAM inside the chip. When the MR is powered, it outputs 1.2 V. When **VDD** 4 1.2/1.0 V ± 10% entering the stop mode, according to the software configuration, it can be powered by MR or LPR, and the LPR output is determined to be 1.2 V or 1.0 V according to the software configuration. Table 5-1 Power block ## 5.2. Voltage regulator The microcontroller designs two voltage regulators: - Main regulator (MR) keeps working when the chip is in normal operating state. - Low power regulator (LPR) provides a lower power consumption option in stop mode. VDD comes from MR or LPR depending on the working mode. In run mode, MR keeps working, outputs is 1.2 V, and LPR is turned off. In stop mode, power can be supplied from MR or LPR as determined by software. Likewise, it is up to the software to decide whether VDD is 1.2 V or 1.0 V in the case of LPR power supply after entering stop. ### 5.3. Dynamic voltage value management Dynamic voltage value management refers to adjusting the output VDD voltage of VR, to obtain corresponding performance and power consumption with different voltages according to application requirements. #### ■ Range 1: High performance range The typically output of MR is 1.2V (VDD), and the system clock frequency can run as fast as 48 MHz. #### ■ Range 2: Low power range Only in stop mode, it is allowed to enter the low power range, and the range only works for LPR. By default, the typical output of LPR is 1.2 V (VDD). When the VOS bit of the register is set and the chip enters the stop mode, the MR switches to the low power supply (if the software selects the stop mode, it is powered by LPR powered), and LPR is switched to a typical value of 1.0V (VDD). At this time, part of the logic circuit (LPTIMER) in working state can run under LSI. When the chip exits the stop mode, the chip restores the MR power supply, and the VOS bit is also cleared by hardware. When the next time enter the stop mode, the VOS bit need to be set by software to ensure the LPR power supply in stop mode is 1.0V, which can get lower power consumption. ### 5.4. Power monitoring #### 5.4.1. Power-on reset (POR)/power-down reset (PDR)/brown-out reset (BOR) The POR/PDR module is designed in the chip and placed under the VDD power domain to provide power-on and power-off reset for the chip. The module keeps working in all modes. In addition to POR/PDR, BOR (brown out reset) is also implemented. BOR can only be enabled and disabled through the option byte. When the BOR is turned on, the BOR threshold can be selected by the option byte, and both the rising and falling detection points can be configured individually. Figure 5-2 POR/PDR/BOR threshold ## 5.4.2. Programmable voltage detector (PVD) This module can be used to detect the VCC power supply (also can detect the voltage of the PB7 pin), and the detection point can be configured through the register. When VCC is higher or lower than the detection point of PVD, a corresponding flag is generated. This event is internally connected to line 16 of EXTI, depending on the rising/falling edge configuration of EXTI line 16, when VCC rises above the detection point of PVD, or VCC falls below the detection point of PVD, an interrupt is generated. In the service program, users can perform urgent shutdown tasks. Figure 5-3 PVD threshold ## 6. Low-power control By default, the microcontroller is in run mode after a system or a power reset. Several low-power modes are available to save power when the CPU does not need to be kept running, for example when waiting for an external event. Software can choose between power consumption, startup time, and wakeup sources. ### 6.1. Low-power mode #### 6.1.1. Introduction to low-power modes There are two low-power modes: - Sleep mode: The CPU clock is off, NVIC, Sys Tick, peripherals can be configured to keep working. (It is recommended to enable only the modules that must work, and close the modules after the modules work). - **Stop mode:** In this mode, the contents of SRAM and registers are maintained, HSI and HSE are turned off, and the clocks of most modules in the VDD domain are stopped. In stop mode, LSI, RTC, LPTIMER, etc. can keep working. For details on the working conditions of each module in this mode, refer to Table 6-2. In stop mode, the corresponding of VR state can be controlled by software and set to MR or LPR power supply. When LPR is powered, the power consumption greatly reduced, but the wake-up time is long. When the MR power is maintained, the power consumption is large, but it has the ability to wake up quickly in several cycles. In addition, in run mode, the power consumption can be reduced by the following methods: - Decrease system clock frequency - For unused peripherals, turn off peripheral clocks (system clock and module clock) In summary, the low-power mode transition diagram of this project is as follows. Figure 6-1Low-power mode #### 6.1.2. Low-power mode switch | Mode | Entry | Wakeup | Wake-up | Effects on the clock | | regulator | |----------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------| | Mode | 211.19 | Waltoup | clock | Encote on the eleck | MR | LPR | | Sleep<br>(sleep-now<br>or sleep-<br>on-exit) | WFI or Return from<br>ISR<br>WFE | Any<br>interruption<br>Wakeup<br>event | Same as be-<br>fore entering<br>sleep mode | The CPU clock is off and has no effect on other clocks and clock sources. | On <sup>(1)</sup> | Close | | Stop | SLEEPDEEP bit 1. WFI 2. Return from ISR 3. WFE Note: The system clock cannot select LSI | Any EXTI<br>line config-<br>ured to<br>wake up,<br>IWDG,<br>NRST | HSISYS HSI maintains the frequency configuration before entering stop and does not divide the frequency | HSI close. HSE close. LSI can be turned on or off. LPTIMER, RTC, IWDG: Whether it is configured by software or not. Low-power wakeup and some modules such as RCC keep working. Clocks of the remaining modules are turned off. | Soft-<br>ware<br>configu-<br>ration<br>switch | Software configuration switch, if open, output voltage 1.2/1.0 V can be configured | Table 6-1 Low power mode switch ### 6.1.3. Functions in each working mode Table 6-2 Functions in each working mode<sup>(1)</sup> | | | | Tager working mode | | |-----------------------------------------|------|------------------|--------------------|----------------| | Peripheral | Run | Sleep | | Stop | | | rtan | Оюор | VR@LPR or VR@MR | Wakeup ability | | CPU | Υ | - | - | - | | Flash memory | Y | Υ | _(2) | • | | SRAM | Y | O <sup>(3)</sup> | _(4) | - | | Brown-out reset (BOR) | Υ | Υ | 0 | 0 | | PVD | 0 | 0 | 0 | 0 | | DMA | 0 | 0 | - | - | | HSI | 0 | 0 | - | - | | HSE | 0 | 0 | - | - | | LSI | 0 | 0 | 0 | - | | HSE Clock Security System (CSS) | 0 | 0 | - | - | | RTC | 0 | 0 | 0 | 0 | | USART1 | 0 | 0 | - | - | | USART2 | 0 | 0 | - | - | | I2C | 0 | 0 | - | - | | SPI1 | 0 | 0 | - | - | | ADC | 0 | 0 | - | - | | COMP1/COMP2 | 0 | 0 | 0 | 0 | | Temperature sensor | 0 | 0 | - | - | | Timers(TIM1/TIM3<br>/TIM14/TIM16/TIM17) | 0 | 0 | - | - | | LPTIM | 0 | 0 | 0 | 0 | | IWDG | 0 | 0 | 0 | 0 | | WWDG | 0 | 0 | - | - | | SysTick timer | 0 | 0 | - | - | | CRC | 0 | 0 | - | - | | GPIOs | 0 | 0 | 0 | 0 | - 1. Y = Yes (enable), O = Optional (default disabled, can be enabled by software), = Not available. - 2. Flash is not powered off, but no clock is provided, and it enters the lowest power consumption state. - 3. SRAM clock can be turned on or off. - 4. SRAM is not powered off, but no clock is provided, and it enters the lowest power consumption state. ## 6.2. Sleep mode ### 6.2.1. Entering sleep mode <sup>1.</sup> The software must configure the VR state as MR mode to enter sleep mode. The sleep mode is entered by executing the WFI (wait for interrupt) or WFE (wait for event) instructions. Two option are available to select the sleep mode entry mechanism, depending on the SLEEPONEXIT bit in the Cortex M0+ System Control Register. - Sleep-now: If the SLEEPONEXIT bit is 0, to enter sleep mode as soon as WFI or WFE instruction is excuted. - Sleep-on-exit: If the SLEEPONEXIT bit is 1, to enter sleep mode as soon as it exits the low priority ISR. In the sleep mode, all IO pins keep the same state as in the run mode. #### 6.2.2. Exiting sleep mode If the WFI instruction is used to enter sleep mode, any peripheral interrupt acknowledged by NVIC can wake up the device from sleep mode. If the WFE instruction is used to enter sleep mode, the MCU exits sleep mode as soon as an event occurs. The wakeup events can be generated in the following ways: - Enable interrupts in the peripheral control register but not in the NVIC, and enabling the SEVON-PEND bit in the Cortex M0+. When the MCU resumes from WFE, the peripheral interrupt pending bit and the peripheral NVIC IRQ channel pending bit (in the NVIC interrupt clear pending register) must be cleared. - Or configuring an external or internal EXTI line in event mode. When the CPU resumes from WFE, it is not necessary to clear the peripheral interrupt pending bit or the NVIC IRQ channel pending bit corresponding to the event line is not set. This mode offer the shortest wakeup time, and no time is wasted in interrupt entry and exit. Table 6-3 Sleep-now | Table 6 | 6-4 Slee | p-on-exit | |---------|----------|-----------| |---------|----------|-----------| | Sleep-on-exit | Description | |----------------|--------------------------------------------------| | Mode entry | WFI while: - SLEEPDEEP = 0 and - SLEEPONEXIT = 1 | | Mode exit | Interrupt | | Wakeup latency | None | ## 6.3. Stop mode The stop mode is based on the Cortex-M0+ deep sleep mode combined with peripheral clock gating, and the VR can be configured as MR or LPR power supply. In stop mode, HSI and HSE are turned off, SRAM and register contents are kept in a state, LSI, LPTIMER, RTC, IWDG can be configured by software whether to work, low-power wakeup and some RCC logic and so on, the clock inputs to the digital blocks of the remaining VCORE domains are turned off. In the stop mode, all IO pins keep the same state as in the run mode. ### 6.3.1. Entering stop mode To further reduce power consumption in stop mode, when PWR\_CR.LPR = 1, VR can enter LPR to supply power. If Flash memory programming is ongoing, the stop mode entry is delayed until the memory access is finished (the BSY bit of the FLASH\_SR register is read by software to determine whether the current erase and program operations have been completed). If an access to the APB domain is ongoing, the stop mode entry is delayed until the APB access is finished (controlled by software). ### 6.3.2. Exiting stop mode When exiting stop mode by issuing an interrupt or a wakeup event, the HIS oscillator is selected as system clock. In stop mode, if VR is in LPR state, there is an additional stabilization delay for wakup in stop mode. In stop mode, if VR is in MR state, the current consumption will be large, but the wakeup time will be reduced. Table 6-5 Stop mode | Stop mode | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------| | | WFI (wait for interrupt) or WFE (wait for event) while: | | | Configuration settings: | | | 1) Configure the LPR bit of PWR_CR, to select VR to work under MR or LPR. | | | 2) Configure the VOS bit of PWR_CR, to select LPR mode to provide 1.2 V or 1.0 V. | | | 3) Configure the SRAM_RETV bit of PWR_CR, to select the retention voltage of SRAM. | | | 4) Configure the MRRDY_TIME and FLS_SLPTIME of PWR_CR, to set wake-up time of MR and Flash. | | | Set the SLEEPDEEP bit of Cortex M0+ | | | Note: | | Mode entry | To enter stop mode, all EXTI line pending bits (EXTI_PR register), all peripheral interrupt pending | | mode only | bits and RTC alarm flags must be reset. OtheRWise, the stop mode entry proceduce is ignored | | | and program execution continues. | | | If the application needs to disable HSE before entering stop mode, the system clock source must | | | be first switched to HSI and then clear the HSEON bit. | | | To make the change of chip power consumption as balanced as possible, the software needs to | | | follow the principle of gradual shutdown: gradually shut down the clock of each module, select HSI as the system clock, close HSE. | | | To shorten the wakeup time, before entering the stop mode, the system clock should be configured | | | to select the HSI high-frequency clock, and the HPRE of the RCC_CFGR register is set to 0, | | | otheRWise the hardware switching clock after wake-up will consume extra clocks. | | | If using WFI to enter stop mode: | | | - Any EXTI Line configured in interrupt mode (the corresponding EXTI interrupt vector must be | | Mode exit | enabled in the NVIC). | | | If using WFE to enter stop mode: | | | - Any EXTI Line configured in event mode. | | N/ 1 1 / | - Interrupt pending bit when the CPU SEVONPEND bit is set. | | Wakeup latency | LPR to MR wakeup time + HSI wakeup time + Flash wakeup time | ## 6.4. Decreasing system clock frequency In run mode, the frequency of the system clock (SYSCLK, HCLK, PCLK) can be reduced by frequency division through the prescaler register configuration. These prescalers can also be used to reduce the frequency of peripherals before entering sleep mode. When the system runs at a lower frequency (32.768 kHz), to obtain less power consumption, software can set the drive capability configuration bit of the voltage regulator (MR) (PWR\_CR1 register BIAS\_CR [3:0]), which greatly reduces the power consumption of MR itself. But it should be noted that the system clock frequency should be reduced first, and then the driving capability of the MR should be adjusted. On the contrary, when exiting the lower frequency and entering the higher operating frequency, it need increase the driving capacity of the MR first, and then change the operating frequency of the system clock. ### 6.5. Peripheral clock gating In run mode, the AHB clock (HCLK) and APB clock (PCLK) for individual peripherals and memories can be stopped at any time to reduce power consumption. To reduce the power consumption in sleep mode, peripheral clocks can be stopped before executing WFI or WFE instructions. ### 6.6. Power management register The peripheral 's registers can be accessed through half-word or word. ### 6.6.1. Power control register 1 (PWR\_CR1) Address offset: 0x00 Reset value: 0x0003 0000 (reset by POR) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------|---------|---------|---------------------|--------------|---------|---------|---------|---------|---------|---------|-----------------|------------------------|-------|----------|----------| | Re<br>s | Re<br>s | Re<br>s | Re<br>s | Res | Res | Res | Re<br>s | Re<br>s | Re<br>s | Re<br>s | Res | HSIO<br>N<br>_CTR<br>L | SR | AM_RE | TV[2:0] | | | | | | | | | | | | | | RW | RV | V RW | , R<br>W | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re<br>s | LP<br>R | | _SL<br>//E[1:<br>)] | MRRDY<br>:0] | _TIME[1 | VO<br>S | DB<br>P | Re<br>s | Re<br>s | Re<br>s | BIAS_CR_S<br>EL | | BIAS_ | _CR[3:0] | | | | RW | R<br>W | R<br>W | RW | RW | RW | RW | | | | RW | RW | RW | RW | RW | | Bit | Name | R/W | Reset Value | Function | |-------|-----------------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | Reserved | 1 | - | Reserved | | 19 | HSION_CTRL | RW | 0 | HSI turns on time control when wakeup from stop mode. 0: After waiting for MR to stabilize, enable HIS. 1: Turn on the VR, as well as enable HSI when wakeup | | 18:16 | SRAM_RETV _<br>[ 2:0] | RW | 111 | SRAM retention voltage control in stop mode 000: Reserved 001: Reserved 010: Reserved 011: Supply 0.9 V voltage to SRAM 1xx: Supply 1.2 V or 1.0 V to SRAM (depending on VOS bit) | | 15 | Reserved | | | | | 14 | LPR | RW | 0 | Low power regulator | | Bit | Name | R/W | Reset Value | Function | |-------|-------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 0: Main regulator works in stop mode | | | | | | 1: Low power regulator works in stop mode | | 13:12 | FLS_SLPTIME | RW | 2'b00 | Wakeup sequence from stop mode, after the HSI is stable, a waiting time is required before the Flash operation. 2'b00: 5 us 2'b01: 2 us 2'b10: 3 us 2'b11: 0 us Note: When this register is set to 2'b11, it means that the program is executed from SRAM instead of Flash after wakeup. And the program guarantees that Flash will not be accessed within 3 us after waking up the execution program. | | 11:10 | MRRDY_TIME | RW | 2'b00 | During the stop mode, the VDD voltage is LP-VR, and the time control of switching from LP-VR to stable Main-VR during wakeup. 2'b00: 2 us 2'b01: 3 us 2'b10: 4 us 2'b11: 5 us | | 9 | VOS | RW | 0 | Voltage scaling range selection 0: After entering stop mode, VDD = 1.2 V 1: After entering stop mode, VDD = 1.0 V | | 8 | DBP | RW | 0 | RTC write protection disabled After reset, the RTC is write-protected to prevent accidental writes. To access the RTC this bit must be set to 1. 0: Disable access to RTC 1: RTC can be accessed | | 7:5 | Reserved | - | - | Reserved | | 4 | BIAS_CR_SEL | RW | 0 | Select the MR bias current from the configuration of the BIAS_CR register or from the loading of the Factory config.bytes area of the information memory 0: Select the load from the Factory config.bytes area 1: Select from BIAS_CR register | | 3:0 | BIAS_CR | RW | 4'b0000 | MR bias current configuration. 4'b0000: | # 6.6.2. Power control register 2 (PWR\_CR2) Address offset: 0x04 **Reset value:** 0x0000 0500 (reset by POR) Note: This register is related to PVD function. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----|----------------|------------|-----------------|----------|--------------------|----------------|----------|-------------|----------|------------------| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>FLT | | <b>9</b> [2:0] | 8<br>FLTEN | <b>7</b><br>Res | <b>6</b> | <b>5</b><br>VDT[2: | <b>4</b><br>0] | 3<br>Res | 2<br>SRCSEL | 1<br>Res | <b>0</b><br>PVDE | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | Reserved | - | - | Reserved | | 11:9 | FLT_TIME | RW | 3'b010 | Digital filter time configuration The filter time is about 30.7 ms (1024 LSI clocks) 101: The filter time is about 3.8 ms (128 LSI clocks) 100: The filter time is about 1.92 ms (64 LSI clocks) 011: The filter time is about 480 us (16 LSI clocks) 010: The filter time is about 120 us (4 LSI clocks) 001: The filter time is about 60 us (2 LSI clocks) 000: The filter time is about 30 us (1 LSI clock) | | 8 | FLTEN | RW | 1 | Digital filter function enable control 0: Disable 1: enable | | 7 | Reserved | | | | | Bit | Name | R/W | Reset Value | Function | |-----|-----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6:4 | PVDT[2:0] | RW | 000 | Voltage rising edge detection threshold (falling edge detection threshold correspondingly reduced by 0.1 V) and PVDIN detection control. 000: VPVD0 (around 1.8 V) 001: VPVD1 (around 2.0 V) 010: VPVD2 (around 2.2 V) 011: VPVD3 (around 2.4 V) 100: VPVD4 (around 2.6 V) 101: VPVD5 (around 2.8 V) 110: VPVD6 (around 3.0 V) 111: VPVD7 (around 3.2 V) | | 3 | Reserved | | | | | 2 | SRCSEL | RW | 0 | PVD detects power supply selection. 0:VCC 1:Detect PB7 pin If this bit is set to 1, the voltage on PB7 is internally compared to VREFINT (including rising and falling thresholds). In this case, the setting of the PVDT register is invalid. | | 1 | Reserved | - | - | Reserved | | 0 | PVDE | RW | 0 | Voltage detect enable bit 0: Voltage detection disable 1: Voltage detection enable If SYSCFG_CFG2.PVD_LOCK = 1, PVDE is write protected. Write protection is reset only after a system reset. | ## 6.6.3. Power status register (PWR\_SR) Address offset: 0x14 Reset value: 0x0000 0000 (reset by POR) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|------------|-----------|----------|----------|-----------------|----------|-----------------|----------|----------|-----------------|----------|-----------------| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>PVDO | 10<br>Res | 9<br>Res | 8<br>Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3<br>Res | <b>2</b><br>Res | 1<br>Res | <b>0</b><br>Res | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | Reserved | - | - | Reserved | | 11 | PVDO | R | | PVD test result 0: The detected VCC or PB7 exceeds the PVD selected compare threshold 1: Detected VCC or PB7 is below the PVD selected compare threshold | | 10:0 | Reserved | - | - | Reserved | # 6.6.4. PWR register map | O<br>ff<br>s<br>et | Re<br>gis<br>ter | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | | | | 15 | 14 | 13 | 12 | | 10 | 6 | œ | 7 | 9 | 5 | 4 | က | 2 | 1 | 0 | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------------|------|----------------------|------|------|------|----------|-----------|--------------|----|-----|-------|------|------|-----------|-------------|------|--------------|------|------| | 0<br>x<br>0 | PW<br>R_<br>CR<br>1 | Res. HSION_CTRL | | SKAM_KE I V[2:<br>0] | , | Res. | LPR | FLS_SLP- | TIME[1:0] | MRRD_TIME[1: | 0] | VOS | DBP | Res. | Res. | Res. | BIAS_CR_SEL | | BIAS CR[3:0] | | | | 0 | Re-<br>set<br>val<br>ue | | | | | | | | | | | | | 0 | 1 | 1 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>0<br>4 | PW<br>R_<br>CR<br>2 | Res. | | , | FLTEN | Res. | | PVDT[2:0] | | Res. | SRCSEL | Res. | PVDE | | 4 | Re-<br>set | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | | 0 | | 0 | | O<br>ff<br>s<br>et | Re<br>gis<br>ter | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 1 | 10 | 6 | œ | 7 | 9 | 2 | 4 | ဗ | 2 | 1 | 0 | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | | val<br>ue | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0<br>x<br>0<br>8 | Re-<br>ser<br>ved | Res. | 0<br>x<br>0<br>C | Re-<br>ser<br>ved | Res. | 0<br>x<br>1<br>0 | Re-<br>ser<br>ved | Res. | | 0<br>x | PW<br>R_<br>SR | Res. PVDO | Res. | 1 4 | Re-<br>set<br>val<br>ue | | | | | | | | | | | | | | | | | | | | | 0 | | | | | | | | | 7 | | | ## 7. Reset There are two types of resets defined as power reset and system reset. #### 7.1. Reset source #### 7.1.1. Power reset A power reset sets all registers to their reset value, which occurs in the following situations: - Power on reset (POR/ PDR) - Brown-out reset (BOR) #### 7.1.2. System reset A system reset sets most registers to their reset values, except some special registers, such as the reset flag register. A system reset generates when the following events occur: - Reset of NRST pin - Windowed watchdog reset (WWDG) - Independent watchdog reset (IWDG) - SYSRESETREQ software reset - Option byte load reset (OBL) - Power reset (POR/PDR, BOR) The reset source can be identified by checking the reset flag bits of the RCC\_CSR register. #### 7.1.3. NRST pin (external reset) By loading the option byte (NRST\_MODE bit), the NRST pin can be configured in the following modes (see option byte description for specific configuration): #### Reset input In this mode, any valid reset signal on the NRST pin is passed to the internal logic, but the reset generated inside the chip is not output on the NRST pin. In this configuration mode, the PF2 function of the GPIO is invalid. There is burr filtering for NRST pin. The design ensures that NRST must meet the minimum width of 20 us, and the signal less than this width will be filtered out. #### ■ GPIO In this mode, the PIN can be used as a standard GPIO, like PF2. The reset function on the pin does not work. Resets are only generated internally by the chip and cannot be passed to the pin. Figure 7-1 Simplified diagram of the reset circuit ### 7.1.4. Watchdog reset See independent watchdog and system windows watchdog for details. #### 7.1.5. Software reset A software reset can be achieved by setting the SYSRESETREQ bit in the ARM M0+ interrupt and reset control register. ### 7.1.6. Option byte loader reset By configuring FLASH\_CR.OBL\_LAUNCH = 1, the software generates an option byte load reset, thereby starting the option byte load again. # 8. Clock #### 8.1. Clock source ### 8.1.1. High-speed external clock (HSE) The high-speed external clock comes from two sources: - External crystal (crystal), with the internal start-up circuit, a clock signal of 4 to 32 MHz is generated. - Input high-speed clock source directly from external. External clock External crystal External crystal External crystal Cli Cli Cla Cosc\_IN Cosc\_OUT Cosc\_IN Cosc\_OUT Cli Cli Coad Capacitors Table 8-1 HSE clock sources #### **External crystal** The 4 to 32 MHz crystals have very high accuracy. The HSERDY flag of RCC\_CR shows whether the HSE is stable. HSE can be turned on or off by the HSEON bit. #### **External clock source (HSE bypass)** In this mode, the external clock source is directly supplied to the chip. Software selects this mode by the HSEBYP and HSEON bits of RCC\_CR. The external clock source will be input into the chip through PF0, and PF1 is used as GPIO. ### 8.1.2. High-speed internal clock (HSI) The high-speed internal clock is the most important source of the chip system clock. The center frequency of the HSI clock source is designed to be 24 MHz. ### 8.1.3. Low-speed internal clock (LSI) The low-speed internal clock, as the clock for RTC, IWDG and LPTIM, and as the system clock when the chip is running at low speed. The clock center frequency is designed at 32.768 kHz. #### 8.2. Clock tree Figure 8-1 System clock structure ## 8.3. Clock security system (CSS) The clock security system can be activated by software. In this case, the clock detection is enable after the HSE oscillator startup delay, and disabled when this oscillator is stopped. If a failure is detected on the HSE clock, the HSE oscillator is automatically disable, a clock failure event is sent to the break input of advanced-control timer (TIM1) and general purpose timers (TIM16/TIM17) and an interrupt is generated to inform the software of the failure (Clock Security System Interrupt CSSI), which allows the MCU to perform rescue operations. CSSI is linked to the Cortex-M0+ NMI (Non-maskable interrupt) exception vector. Note: Once the CSS is enabled and if the HSE clock fails, the CSS interrupt occurs and an NMI is automatically generated. The NMI will be executed indefinitely unless the CSS interrupt pending bit is cleared. Therefore, in the NMI ISR user must clear the CSS interrupt by setting the CSSC bit in the clock interrupt register (RCC\_CICR). If the HSE oscillator is used directly as the system clock, a detected failure cause a switch of the system clock to the HIS oscillator and the disabling of the HSE oscillator. ## 8.4. Clock-out capability In order to facilitate board-level applications, save BOM costs and debug requirements, the chip needs to provide a clock output function. That is, the MCO signal (parallel frequency division) in the following table is used to realize the clock output function through the multiplexing function of GPIO. Table 8-2 Output clock selection | Clock source | MCO output clock source | |--------------|-------------------------| | HSI | $\sqrt{}$ | | SYSCLK | $\sqrt{}$ | | HSE | $\sqrt{}$ | | LSI | | When switching the MCO clock source and selecting the GPIO AF function as the initial stage of the MCO, the MCO may generate glitches, and this period of time needs to be avoided. #### 8.5. Internal and external clock calibration with TIM14 Due to factors of temperature, voltage, process and production, the frequency of internal clock sources (such as HSI, LSI, etc.) drifts. Therefore, it is necessary to take some necessary measures to calibrate the frequency drift according to the change of the external working environment of the system. The basic idea of clock drift processing is: when the external environment of the system changes, the internal clock of the chip is dynamically measured in real time to detect and find problems. Then, the trimming parameters of the internal clock are fine-tuned by software to achieve the purpose of dynamic calibration. #### 8.5.1. HSI calibration HSI clock calibration is divided into two parts: clock detection and clock calibration. #### **Clock measurement** The rationale is based on relative measurements (such as the ratio of HSI), and the accuracy is closely related to the ratio of the two clock sources. The higher the ratio, the better the measurement. HSI oscillators have dedicated calibration bits for this purpose and are user accessible. For the most accurate calibration possible, choose HSE/32. The frequency of the HSI is measured by capturing the signal through the channel 1 input of the TIM14. Figure 8-2Frequency measurement with TIM14 in capture mode The input capture channel of TIM14 can be a GPIO or an in-chip clock. The selection of these clocks is implemented through the TI1\_RMP [1:0] register of TIM14\_OR. The four options are as follows: - TIM14 channel 1 is connected to GPIO - TIM14 channel 1 is connected to RTC Clock - TIM14 channel 1 is connected to HSE/32 Clock #### ■ TIM14 channel 1 is connected to MCO (Microcontroller clock output) #### **Clock division** Once the abnormality of HSI clock is detected, it will notify the software to deal with it through interrupt. The software achieves the purpose of dynamic calibration by fine-tuning the trimming parameters of the internal clock. Connect HSE/32 to the input capture of TIM14 channel 1 through MCO multiplexer, its main purpose is to measure HSI accurately (in this case, HSI should be set as the system clock source). Such a mechanism provides a measure of the internal clock period by counting the number of HSI clocks during two consecutive HSE/32 signal transition edges. The HSE high precision (ppm) when an external crystal is used, so that it is possible to determine the internal clock frequency with the same resolution, and then trim the clock source to compensate for the frequency drift related to process, temperature and voltage. HSI is therefore designed with special user-accessible calibration register bits. The rationale for this implementation mechanism is a relative measure: the accuracy is thus closely related to the ratio of the frequencies of the two clock sources. The higher the ratio, the better the measure. #### 8.5.2. LSI calibration Like HSI, the clock frequency of LSI is also affected by voltage, temperature, process and production drift. The calibration of LSI adopts HSE or HSI whose frequency differs greatly from the calibration, and the calibration method is similar to that of HSI. The calibration of the LSI is to connect the output of the LSI and the input capture of the TIM14. Define the HSE as the system clock source, and provide a measure of the LSI cycle in the number of HSE clocks of two consecutive LSIs. In principle, it is still the relationship between relative frequencies, that is, the frequency ratio of HSE/LSI: the calibration accuracy is closely related to this. The larger the ratio value, the better the measurement. ## 8.6. Reset/clock register The registers of this module can be accessed with word (32-bit), half-word (16-bit) and byte (8-bit). ### 8.6.1. Clock control register (RCC\_CR) Address offset: 0x00 **Reset value:** 0x0000 0100 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-------------|-----|------------|-----|-------|-----|-----|-----|-----|-----------|------------|------------|-----------| | Res CSS<br>ON | HSE<br>BYP | HSE<br>RDY | HSE<br>ON | | | | | | | | | | | | | | RS | RW | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | HS | HSIDIV[2:0] | | HSI<br>RDY | Res | HSION | Res | | | | RW | | R | | RW | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | Reserved | - | - | Reserved | | 19 | HSE_CSSON | RS | 0 | Clock safety system enabled. Set by software to enable the clock security system. When this bit is set, if HSE is ready, the hardware will perform clock detection. When the clock is found to be invalid, the hardware disables the clock detection. This bit can only be set and cleared by reset. 0: Clock security system OFF (clock detection OFF) 1: Clock safety system ON (clock detection ON if HSE is stable, otheRWise OFF) | | 18 | HSEBYP | RW | 0 | Bypass HSE to connect external crystal, select the pin input clock. It is set and cleared by software, the circumstance of bypassing the external crystal, and connecting the external pin to input the clock. The external clock must be enabled with HSEON. The HSEBYP bit is set only when the HSE external crystal is disabled. 0: HSE external crystal is not dropped by bypass 1: HSE external crystal is bypassed, and external pin input clock | | 17 | HSERDY | R | 0 | HSE clock ready flag Set by hardware, indicating that the HSE is stable. 0: HSE not ready 1: HSE ready Note: When HSEON is cleared, HSERDY is cleared immediately | | 16 | HSEON | RW | 0 | HSE clock enable Software can be set and cleared. Enter stop mode, the hardware clears this bit. This bit cannot be reset if HSE is used directly or indirectly as the system clock. 0: HSE OFF 1: HSE ON | | 15:14 | Reserved | - | - | Reserved | | 13:11 | HSIDIV[2:0] | RW | 0 | HSI clock division factor. Software controls these bits to set the frequency division factor of HSI to generate the HSISYS clock 000: 1 001: 2 010: 4 011: 8 100: 16 101: 32 110: 64 111: 128 | | 10 | HSIRDY | R | 0 | HSI clock ready flag. Set by hardware to indicate HSI OSC is stable. This bit is only valid when HSION = 1. 0: HSI OSC not ready, 1: HSI OSC ready, When HSION is cleared, HSIRDY will be pulled low immediately. | | 9 | Reserved | - | - | Reserved | | 8 | HSION | RW | 1 | HSI clock enable bit. Software can set and clear this bit. When entering s top mode, the hardware clears this bit to stop HSI. When the HSI is used directly or indirectly as the system clock (also when exiting stop mode, or when the HSE is used as the system clock and fails). 0: HSI OFF 1: HSI ON | | 7:0 | Reserved | - | - | Reserved | # 8.6.2. Internal clock source calibration register (RCC\_ICSCR) Address offset: 0x04 Reset value: 0x00FF 10FF, reset by POR/BOR | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | |-------------------------------------------------------------------------------| |-------------------------------------------------------------------------------| | Res | Res | Res | Res | LSI_ST | ARTUP | Res | | | | LS | SI_TRII | M[8:0] | | | | |-----|----------|-----|-----|--------|-------|-----|----|--------|--------|----|---------|--------|----|----|----| | | | | | RW | RW | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | . • | U | • | | • | • | - | • | _ | • | • | | _ | SI_FS[2: | _ | | | | | | ISI_TF | RIM[12 | | • | | _ | • | U | | Bit | Name | R/W | Reset Value | Function | |-------|-------------|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | Reserved | 1011 | - | Reserved | | 27:26 | LSI_STARTUP | RW | 2'b00 | Low-speed internal clock (LSI) stabilization time selection: 11: 256 LSI clock cycles 10: 64 LSI clock cycles 01: 16 LSI clock cycles 00: 4 LSI clock cycles | | 25 | Reserved | | | | | 24:16 | LSI_TRIM | RW | 0x0FF | Low-speed internal clock frequency calibration. After power-on, the chip hardware will write the factory information (stored in 0x1FFF 0FA4) into this register, so that the LSI can output an accurate 32.768 kHz frequency. By rewriting the value of this register, the software increases (decrease) the output frequency of LSI by about 0.2% for each increase (decrease) by 1. | | 15:13 | HSI_FS | RW | 3'b000 | HSI frequency selection: 000: 4 MHz 001: 8 MHz 010: 16 MHz 011: 22.12 MHz 100: 24 MHz > = 101: 4 MHz After power-on, 4 MHz is selected by default. After the option byte load is completed, the hardware switches to 8 MHz. | | 12:0 | HSI_TRIM | RW | 0x10FF | Clock frequency calibration value. After power-on, the hardware uses the default calibration value of HSI 4 MHz, and the factory information (stored in 0 x1FFF 0FA0) will be written into this register when trimming. The software reads out the data stored in the corresponding address in the information area and writes it into the register to realize the calibration under the specific output frequency of the HSI. Save it in the following address of Flash: 24 MHz calibration value storage Address offset: 0x1FFF 0F10 22.12 MHz calibration value storage Address offset: 0x1FFF 0F0C 16 MHz calibration value storage Address offset: 0x1FFF 0F08 8 MHz calibration value storage Address offset: 0x1FFF 0F04 4 MHz calibration value storage Address offset: 0x1FFF 0F00 After writing the calibration value to this register, the value of this register can also be the central value, and the value of this register can be modified. For each increase (decrease) by 1, the output frequency of the HSI will increase (decrease) by about 0.1%. | # 8.6.3. Clock configuration register (RCC\_CFGR) Address offset: 0x08 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|----|------|-------|-----|----|---------|------|-----|-----|-----|-----|-----|-----|-----|-----| | Res | MC | OPRE | [2:0] | Res | M | COSEL[2 | 2:0] | Res | | | RW | | | | RW | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | PPRE[2:0] | HPRE[3:0] | Res | Res | SWS[2:0] | SW[2:0] | |-----|-----------|-----------|-----|-----|----------|---------| | | RW | RW | | | R | RW | | Bit | Name | R/W | Reset Value | Function | |-------|-------------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | Reserved | - | - | Reserved | | 30:28 | MCOPRE[2:0] | RW | 0 | Microcontroller clock output (MCO) frequency division factor. Software controls these bits to set the division factor of the MCO output: 000: 1 001: 2 010: 4 011: 8 100: 16 101: 32 110: 64 111: 128 Set these bits before enabling the MCO output. | | 27 | Reserved | - | - | Reserved | | 26:24 | MCOSEL[2:0] | RW | 0 | MCO selection 000: No clock, MCO output disabled 001: SYSCLK 010: HSI_10M 011: HIS 100: HSE 101: Reserved 110: LSI 111: Reserved Note: Incomplete output clock conditions may occur during the clock startup or switchover phase. | | 23:15 | Reserved | - | - | Reserved | | 14:12 | PPRE[2:0] | RW | 0 | This bit is controlled by software. To generate the PCLK clock, it sets the division factor of HCLK as follows: 0xx: 1 100: 2 101: 4 110: 8 111: 16 AHB clock division factor. | | 11:8 | HPRE[3:0] | RW | 0 | Software controls this bit. In order to generate the HCLK clock, it sets the frequency division factor of SYSCLK as follows: 0xxx: 1 1000: 2 1001: 4 1010: 8 1011: 16 1100: 64 1101: 128 1110: 256 1111: 512 In order to ensure the normal operation of the system, it is necessary to configure an appropriate frequency according to the VR power supply. Note: It is recommended to switch the frequency division factor step by step. | | 7:6 | Reserved | - | - | Reserved | | 5:3 | SWS[2:0] | R | 0 | System clock switch status bits These bits are controlled by hardware and indicate which clock source is currently being used as the system clock: 000: HSISYS 001: HSE 010: Reserved 011: LSI Others: Reserved | | 2:0 | SW[2:0] | RW | 0 | System clock source selection bits. Controlled by software and hardware, these bits select the system clock: 000: HSISYS 001: HSE | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|---------------------------------------------------------| | | | | | 010: Reserved | | | | | | 011: LSI | | | | | | Others: Reserved | | | | | | The hardware is configured as HSISYS include: | | | | | | 1) The system exits from stop mode | | | | | | 2) Software configuration 001 (HSE), HSE failure occurs | | | | | | (HSE is the system clock source.) | ## 8.6.4. External clock source control register (RCC\_ECSCR) Address offset: 0x10 Reset value: 0x0001 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|-----------------|----------|-----------------|----------|-----------------|----------|-----|------|---------|----| | Res R | es | Res | | Re | S | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | <b>9</b><br>Res | 8<br>Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | _ | FREQ | 1<br>Re | | | Bit | Name | R/W | Reset Value | Function | |------|-----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------| | 31:4 | Reserved | RES | - | Resserved | | 3:2 | HSE_FREQ | RW | 0x0 | HSE crystal oscillator operating frequency. 00: HSE off 01: 4 MHz to 8 MHz 10: 8 MHz to 16 MHz 11: 16 MHz to 32 MHz | | 1:0 | Resserved | | | | ## 8.6.5. Clock interrupt enable register (RCC\_CIER) Address offset: 0x18 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------|--------------|-----|-----|--------------| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | Res HSE | HSI | Res | Res | LSI | | Res HSE<br>RDYIE | HSI<br>RDYIE | Res | Res | LSI<br>RDYIE | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-----------------------------------| | | | - | | | | 31:5 | Reserved | - | - | Reserved | | | | | | HSE clock ready interrupt enable. | | 4 | HSERDYIE | RW | 0 | 0: Disable | | | | | | 1: Enable | | | | | | HSI clock ready interrupt enable. | | 3 | HSIRDYIE | RW | 0 | 0: Disable | | | | | | 1: Enable | | 2 | Reserved | - | - | Reserved | | 1 | Reserved | - | - | Reserved | | | | | | LSI clock ready interrupt enable. | | 0 | LSIRDYIE | RW | 0 | 0: Disable | | | | | | 1: Enable | ## 8.6.6. Clock interrupt flag register (RCC\_CIFR) Address offset: 0x1C Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res CSSF | Res | Res | Res | HSE<br>RDYF | HSI<br>RDYF | Res | Res | LSI<br>RDYF | |-----|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-------------|-------------|-----|-----|-------------| | | | | | | | | R | | | | R | R | | | R | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | Reserved | - | - | Reserved | | 8 | CSSF | R | 0 | HSE clock security system interrupt flag. When hardware detects HSE, this register is set when the OSC clock fails. 0: HSE clock detection failure interrupt is not generated, 1: HSE clock detection failure interrupt generation, Programming CSSC register 1 clears this bit. | | 7:5 | Reserved | - | - | Reserved | | 4 | HSERDYF | R | 0 | HSE ready interrupt flag This bit is set by hardware when HSE is stable and HSER- DYIE is enabled. Software clears this bit by setting the HSERDYC bit. 0: No clock ready interrupt caused by HSE 1: Clock ready interrupt caused by HSE | | 3 | HSIRDYF | R | 0 | HIS ready interrupt flag This bit is set by hardware when HSI is stable and HSIRDYIE is enabled. Software clears this bit by setting the HSIRDYC bit. 0: No clock ready interrupt caused by HSI 1: Clock ready interrupt caused by HSI | | 2:1 | Res | - | - | Reserved | | 0 | LSIRDYF | R | 0 | LSI ready interrupt flag This bit is set by hardware when LSI is stable and LSIRDYIE is enabled. Software clears this bit by setting the LSIRDYC bit. 0: No clock ready interrupt caused by LSI 1: Clock ready interrupt caused by LSI | # 8.6.7. Clock interrupt clear register (RCC\_CICR) Address offset: 0x20 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-------------|-------------|-----|-----|-------------| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 42 | 40 | 11 | 40 | 0 | ^ | - | ^ | | 4 | ^ | ^ | 4 | ^ | | 13 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | - / | 6 | 5 | 4 | 3 | 2 | 1 | U | | Res | Res | Res | | | Res | Res | CSSC | Res | Res | Res | HSE<br>RDYC | HSI<br>RDYC | Res | Res | LSI<br>RDYC | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-----------------------------------------------------------------------| | 31:9 | Reserved | - | - | Reserved | | 8 | CSSC | W | 0 | Clock safe interrupt clear bit. 0: No effect. 1: Clear the CSSF flag. | | 7:5 | Reserved | - | - | Reserved | | 4 | HSERDYC | W | 0 | HSE ready flag is cleared. 0: No effect. 1: Clear the HSERDYF bit. | | 3 | HSIRDYC | W | 0 | HSI ready flag is cleared. 0: No effect. 1: Clear the HSIRDYF bit. | | 2 | Reserved | - | - | Reserved | | 1 | Reserved | - | - | Reserved | | 0 | LSIRDYC | W | 0 | LSI ready flag is cleared. 0: No effect. 1: Clear the LSIRDYF bit. | # 8.6.8. I/O interface reset register (RCC\_IOPRSTR) Address offset: 0x24 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|---------|------|-------|-------|-------|-------|--------|--------|--------|-------|-------|------|--------|-------|-------| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res GPIOF | Res | Res | Res | GPIOB | GPIOA | | | L K 125 | | 1 545 | 1 545 | 1 525 | 1 248 | L K 25 | K 12.5 | K 12.5 | | 1 225 | K 48 | K 12.5 | | | | 1103 | 1100 | 1100 | 1100 | 1100 | 1100 | | | | | RST | | | | RST | RST | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-----------------------------------------------------| | 31:6 | Reserved | - | - | Reserved | | 5 | GPIOFRST | RW | 0 | I/O PortF reset. 0: no effect, 1: PortF I/O reset | | 4:2 | Reserved | - | - | Reserved | | 1 | GPIOBRST | RW | 0 | I/O PortB resets. 0: no effect, 1: Port B I/O reset | | 0 | GPIOARST | RW | 0 | I/O PortA resets. 0: no effect, 1: PortA I/O reset | ## 8.6.9. AHB peripheral reset register (RCC\_AHBRSTR) Address offset: 0x28 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | CRC<br>RST | Res DMA<br>RST | | | | | RW | | | | | | | | | | | | RW | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|------------------------------------------------------| | 31:13 | Reserved | - | • | Reserved | | 12 | CRCRST | RW | 0 | CRC module reset. 0: no effect, 1: CRC module reset, | | 11:9 | Reserved | - | - | Reserved | | 8:1 | Reserved | - | - | Reserved | | 0 | DMARST | RW | 0 | DMA reset. 0: no effect, 1: DMA module reset | # 8.6.10. APB peripheral reset register 1 (RCC\_APBRSTR1) Address offset: 0x2C | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------------|-----------|-----------|------------|------------|-----------|----------|----------|-----------------|----------|-----------------|----------|-----|----------|---------------|----------| | LPTIM<br>RST | Res | Res | PWR<br>RST | DBG<br>RST | Res | Res | Res | Res | Res | I2C<br>RST | Res | Res | Res | USART2<br>RST | Res | | RW | | | RW | RW | | | | | | RW | | | | RW | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>Res | 8<br>Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | Res | 2<br>Res | TIM3<br>RST | 0<br>Res | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------| | 31 | LPTIMRST | RW | 0 | LP Timer module reset. 0: no effect, 1: The module is reset, | | 30:29 | Reserved | - | - | Reserved | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|-------------------------------| | | | | | Power interface module reset. | | 28 | PWRRST | RW | 0 | 0: no effect, | | | | | | 1: The module is reset, | | | | | | MCU Debug module reset. | | 27 | DBGRST | RW | 0 | 0: no effect, | | | | | | 1: The module is reset, | | 26:22 | Reserved | - | - | Reserved | | | | | | I2C1 module reset. | | 21 | I2CRST | RW | 0 | 0: no effect, | | | | | | 1: The module is reset, | | 20:18 | Reserved | - | - | Reserved | | | | | | USART2 module reset. | | 17 | USART2RST | RW | 0 | 0: no effect, | | | | | | 1: The module is reset | | 16:2 | Reserved | - | - | Reserved | | | | | | TIM3 module reset. | | 1 | TIM3RST | RW | 0 | 0: no effect, | | | | | | 1: The module is reset | | 0 | Reserved | | | | # 8.6.11. APB peripheral reset register 2 (RCC\_APBRSTR2) Address offset: 0x30 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------------|-------------------|---------|---------------------|-----------------|---------|---------|---------|---------|------------------|------------------|-----------|---------|------------------|------------------|----------| | Res | Res | Re<br>s | Res | Res | Re<br>s | Re<br>s | Re<br>s | Re<br>s | COMP<br>2<br>RST | COMP<br>1<br>RST | AD C RS T | Re<br>s | TIM1<br>7<br>RST | TIM1<br>6<br>RST | Res | | | | | | | | | | | RW | RW | RW | | RW | RW | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TIM1<br>4<br>RST | USART<br>1<br>RST | Re<br>s | SPI<br>1<br>RS<br>T | TIM<br>1<br>RST | Re<br>s | Re<br>s | Re<br>s | Re<br>s | Res | Res | Res | Re<br>s | Res | Res | SS SEGSE | | RW | RW | | RW | RW | | | | | | | | | | | RW | | Bit | Name | R/W | Reset Value | Function | |-------|-------------|------|-------------|---------------------------------------------| | 31:23 | Reserved | - | - | Reserved | | | | | | COMP2 module reset. | | 22 | COMP2RST | RW | 0 | 0: no effect, | | | | | | 1: The module is reset, | | 0.4 | COMPARAT | DIA | | COMP1 module reset. | | 21 | COMP1RST | RW | 0 | 0: no effect, | | | | | | 1: The module is reset, | | 00 | ADODOT | DIA | | ADC module reset. | | 20 | ADCRST | RW | 0 | 0: no effect, | | 40 | December | | | 1: The module is reset, | | 19 | Reserved | - | - | Reserved | | 40 | TIMAZDOT | DW | | TIM17 module reset. | | 18 | TIM17RST | RW | 0 | 0: no effect, | | | | | | 1: The module is reset, TIM16 module reset. | | 17 | TIM16RST | RW | 0 | 1 | | 17 | HIMHORSI | KVV | 0 | 0: no effect, 1: The module is reset, | | 16 | Reserved | _ | _ | Reserved | | 10 | reserved | | | TIM14 module reset. | | 15 | TIM14RST | RW | 0 | 0: no effect, | | 13 | 111011-1101 | IXVV | | 1: The module is reset, | | | | | | USART1 module reset. | | 14 | USART1RST | RW | 0 | 0: no effect, | | '' | 30/11/11/01 | | Ĭ | 1: The module is reset, | | 13 | Reserved | - | - | Reserved | | 12 | SPI1RST | RW | 0 | SPI1 module reset. | | Bit | Name | R/W | Reset Value | Function | |------|-----------|-----|-------------|-------------------------| | | | | | 0: no effect, | | | | | | 1: The module is reset, | | | | | | TIM1 module reset. | | 11 | TIM1RST | RW | 0 | 0: no effect, | | | | | | 1: The module is reset, | | 10:1 | Reserved | - | - | Reserved | | | | | | SYSCFG module reset. | | 0 | SYSCFGRST | RWs | 0 | 0: no effect, | | | | | | 1: The module is reset, | ## 8.6.12. I/O interface clock enable register (RCC\_IOPENR) Address offset: 0x34 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------|-----|-----|-----|-------------|-------------| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res GPIOF<br>EN | Res | Res | Res | GPIOB<br>EN | GPIOA<br>EN | | | | | | | | | | | | RW | | | | RW | RW | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|------------------------------------------------------------| | 31:6 | Reserved | - | - | Reserved | | 5 | GPIOFEN | RW | 0 | I/O PortF clock enable. 0: Clock disabled, 1: Clock enable | | 4:2 | Reserved | - | - | Reserved | | 1 | GPIOBEN | RW | 0 | I/O PortB clock enable. 0: Clock disabled, 1: Clock enable | | 0 | GPIOAEN | RW | 0 | I/O PortA clock enable. 0: Clock disabled, 1: Clock enable | # 8.6.13. AHB peripheral clock enable register (RCC\_AHBENR) Address offset: 0x38 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|------|------|-----|------|------|------|-------|------|-----|------|-----|------|------|------|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | CRC | Res | Res | SRA- | FLASH | Res DMA | | 1762 | I/G2 | IV62 | EN | IV62 | IV62 | MEN | EN | IV62 | Kes | IV62 | Kes | IV62 | IV62 | IV62 | EN | | | | | RW | | | RW | RW | | | | | | | | RW | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:13 | Reserved | - | - | Reserved | | 12 | CRCEN | RW | 0 | CRC module clock enable. 0: Disable 1: Enable | | 11:10 | Reserved | - | - | Reserved | | 9 | SRAMEN | RW | 1 | In sleep mode, the clock enable control of SRAM 0: The module clock is disabled in sleep mode 1: The module clock is enabled in sleep mode Note: This bit only affects the clock enable of this module in sleep mode, in run mode, the clock of this module will not be disabled | | 8 | FLASHEN | RW | 1 | In sleep mode, the clock enable control of FLASH 0: The module clock is disabled in sleep mode 1: The module clock is enabled in sleep mode | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------| | | | | | Note: This bit only affects the clock enable of this module in sleep mode, in run mode, the clock of this module will not be disabled | | 7:1 | Reserved | - | - | Reserved | | 0 | DMAEN | RW | 0 | DMA module clock enable. 0: Disable 1: Enable | ## 8.6.14. APB peripheral clock enable register 1 (RCC\_APBENR1) Address offset: 0x3C **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|------|-----|-----|------------|------------------|-----|-----|-----|-----|-----|-----|------|------|------------|-----| | LPTIM | Res | Res | PWR | DBG | Res | Res | Res | Res | Res | I2C | Res | Res | Res | USART2 | Res | | EN | 1762 | 769 | EN | EN | 769 | 769 | 769 | 769 | 769 | ΕN | 769 | I/G2 | IV62 | EN | V62 | | RW | | | RW | RW | | | | | | RW | | | | RW | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | Res | WWDG<br>EN | RTC<br>APB<br>EN | Res TIM3<br>EN | Res | | | | | | RW | RW | | RW | | | | | | | RW | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-------|-------------|----------------------------------------------------| | DIL | Name | IX/VV | Reset value | LP Timer1 module clock enable. | | 24 | LTIMENI | DW | | | | 31 | LTIMEN | RW | 0 | 0: Disable | | 00.00 | Б - | | | 1: Enable | | 30:29 | Reserved | - | - | Reserved | | | | | | Low power control block clock enable. | | 28 | PWREN | RW | 0 | 0: Disable | | | | | | 1: Enable | | | | | | Debug module clock enable. | | 27 | DBGEN | RW | 0 | 0: Disable | | | | | | 1: Enable | | 26:22 | Reserved | - | - | Reserved | | | | | | I2C1 module clock enable. | | 21 | I2CEN | RW | 0 | 0: Disable | | | | | | 1: Enable | | 20:18 | Reserved | - | - | Reserved | | | | | | USART2 module clock enable. | | 17 | USART2EN | RW | 0 | 0: Disable | | | | | | 1: Enable | | 16:12 | Reserved | - | - | Reserved | | | | | | Window WDG module clock enable. | | | 1404/0051 | 514 | | 0: Disable | | 11 | WWDGEN | RW | 0 | 1: Enable | | | | | | This register is cleared by hardware system reset. | | | | | | RTC Module APB clock enable. | | 10 | RTCAPBEN | RW | 0 | 0: Disable | | | | | | 1: Enable | | 9:2 | Reserved | - | - | Reserved | | | | | | TIM3 module clock enable. | | 1 | TIM3EN | RW | 0 | 0: Disable | | ' | 11110211 | | | 1: Enable | | 0 | Reserved | | | | | | 110001100 | l | l | | # 8.6.15. APB peripheral clock enable register 2 (RCC\_APBENR2) Address offset: 0x40 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|---------|-----|-----|---------|---------|---------|---------|-----------------|-----------------|---------|---------|-----------------|-----------------|-----| | Res | Res | Re<br>s | Res | Res | Re<br>s | Re<br>s | Re<br>s | Re<br>s | COMP<br>2<br>EN | COMP<br>1<br>EN | AD C EN | Re<br>s | TIM1<br>7<br>EN | TIM1<br>6<br>EN | Res | | | | | | | | | | | RW | RW | RW | | RW | RW | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|------------------|---------|----------------|----------------|---------|---------|---------|---------|-----|-----|-----|---------|-----|-----|--------------------------| | TIM1<br>4<br>EN | USART<br>1<br>EN | Re<br>s | SPI<br>1<br>EN | TIM<br>1<br>EN | Re<br>s | Re<br>s | Re<br>s | Re<br>s | Res | Res | Res | Re<br>s | Res | Res | SY<br>S<br>CF<br>G<br>EN | | RW | RW | | RW | RW | | | | | | | | | | | RW | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------| | 31:23 | Reserved | - | - | Reserved | | 22 | COMP2EN | RW | 0 | COMP2 module clock enable. 0: Disable 1: Enable | | 21 | COMP1EN | RW | 0 | COMP1 module clock enable. 0: Disable 1: Enable | | 20 | ADCEN | RW | 0 | ADC module clock enable. 0: Disable 1: Enable | | 19 | Reserved | - | - | Reserved | | 18 | TIM17EN | RW | 0 | TIM17 module clock enable. 0: Disable 1: Enable | | 17 | TIM16EN | RW | 0 | TIM16 module clock enable. 0: Disable 1: Enable | | 16 | Reserved | - | - | Reserved | | 15 | TIM14EN | RW | 0 | TIM14 module clock enable. 0: Disable 1: Enable | | 14 | USART1EN | RW | 0 | USART1 module clock enable. 0: Disable 1: Enable | | 13 | Reserved | - | - | Reserved | | 12 | SPIEN | RW | 0 | SPI1 module clock enable. 0: Disable 1: Enable | | 11 | TIM1EN | RW | 0 | TIM1 module clock enable. 0: Disable 1: Enable | | 10:1 | Reserved | - | - | Reserved | | 0 | SYSCFGEN | RW | 0 | SYSCFG module clock enable. 0: Disable 1: Enable | # 8.6.16. Peripheral independent clock configuration register (RCC\_CCIPR) Address offset: 0x54 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|-----|-----|-----|-----|--------------|--------------|------------|-----|-----|-----|---------|----------|-----|-----| | Re | es | Res LPTIM13 | SEL[1:0] | Res | Res | | | | | | | | | | | | | | RW | RW | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | es | R | es | Re | es | COMP2<br>SEL | COMP1<br>SEL | PVD<br>SEL | Res | | | | | | | RW | RW | RW | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |--------|---------------|-----|-------------|------------------------------------------------------------------------------------| | 31:20 | Reserved | - | - | Reserved | | 19 :18 | LPTIMSEL[1:0] | RW | 2'b00 | LPTIM1 internal clock source selection. 00: PCLK 01: LSI 10: No clock 11: Reserved | | 17:10 | Reserved | - | - | Reserved | | 9 | COMP2SEL | RW | 0 | COMP2 module clock source selection. | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 0: PCLK 1: LSC (Clock selected by RCC_BDCR.LSCOSEL) Note: Configure the selected LSC clock before enabling FLTEN. | | 8 | COMP1SEL | RW | 0 | COMP1 module clock source selection. 0: PCLK 1: LSC (Clock selected by RCC_BDCR.LSCOSEL) Configure this register to select the clock before enabling COMP2_FR2.FLTEN. | | 7 | PVDSEL | RW | 0 | PVD detect clock source selection. 0: PCLK 1: LSC (Clock selected by RCC_BDCR.LSCOSEL) Note:Configure this register to select the clock before enabling COMP1_FR1.FLTEN. | | 6:0 | Reserved | - | - | Reserved | ## 8.6.17. RTC domain control register (RCC\_BDCR) Address offset: 0x5C Reset value: 0x0000 0000, reset by POR/BOR When PWR\_CR1.DBP is 1, it is allowed to write to this register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|------|------|------|------|------|-----------------|------------|------|------|------|-----|-----|------|------|-------| | Res LSCO<br>EN | Res BDRST | | | | | | | | | RW | | | | | | | | RW | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RTCEN | Res | Res | Res | Res | Res | RTCSEL<br>[1:0] | | Res | Res | Res | R | es | Res | Res | Res | | KICEN | 1103 | 1103 | 1103 | 1103 | 1100 | [1 | ∣:0] | 1100 | 1100 | 1100 | '`` | 00 | 1100 | 1100 | 1100 | | Bit | Name | R/W | Reset Value | Function | |-------|-------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | Reserved | - | - | Reserved | | 24 | LSCOEN | RW | 0 | Low-speed clock enable. 0: Disable 1: Enable | | 23:17 | Reserved | - | - | Reserved | | 16 | BDRST | RW | 0 | RTC domain soft reset. 0: No effect 1: Reset | | 15 | RTCEN | | | RTC clock enable. Software set or reset. 0: Disable 1: Enable | | 14:10 | Reserved | - | - | Reserved | | 9:8 | RTCSEL[1:0] | RW | 0 | RTC clock source selection. 00: No clock 01: Reserved 10: LSI 11: HSE divided by 128 Once the RTC clock source is selected, it cannot be changed, except in the following cases: RTC is reset to 00 BDRST soft reset to 00 | | 7:0 | Reserved | - | - | Reserved | ## 8.6.18. Control/status register (RCC\_CSR) Address offset: 0x60 Reset value: 0x0000 0000 Reset sources: 1) [30:25]: POR reset, 2) LSION: system reset, 3) NRST\_FLTIDS will not be reset by system reset reset | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | | | | | | | | | | | | | | | | | Re<br>s | WWD<br>G<br>RSTF | IWD<br>G<br>RST<br>F | SFT<br>RST<br>F | PWR<br>RST<br>F | PIN<br>RST<br>F | OBL<br>RST<br>F | Res | RMV<br>F | Re<br>s | Re<br>s | Re<br>s | Re<br>s | Re<br>s | Res | Res | |---------|------------------|----------------------|-----------------|-----------------|-----------------|-----------------|--------------------------|----------|---------|---------|---------|---------|---------|----------------|-----------| | | R | R | R | R | R | R | | RW | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re<br>s | Res | Res | Res | Res | Res | Res | NRST<br>-<br>FLT-<br>DIS | Res | Re<br>s | Re<br>s | Re<br>s | Re<br>s | Re<br>s | LSI<br>RD<br>Y | LSIO<br>N | | | | | | | | | RW | | | | | | | R | RW | | Bit | Name | R/W | Reset Value | Function | |-----|-------------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | Reserved | | | | | 30 | WWDGRSTF | R | 0 | Window WDG reset flag. Setting RMVF to 1 clears this bit. | | 29 | IWDGRSTF | R | 0 | IWDG reset flag. Setting RMVF to 1 clears this bit. | | 28 | SFTRSTF | R | 0 | Soft reset flag. Setting RMVF to 1 clears this bit. | | 27 | PWRRSTF | R | 0 | BOR/POR/PDR reset flag. Setting RMVF to 1 clears this bit. | | 26 | PINRSTF | R | 0 | External NRST pin reset flag. Setting RMVF to 1 clears this bit. | | 25 | OBLRSTF | R | 0 | Option byte loader reset flag. Setting RMVF to 1 clears this bit. | | 24 | Reserved | | | - | | 23 | RMVF | RW | 0 | Reset flags [30:25] need to be cleared by software. | | 8 | NRST_FLTDIS | RW | 0 | NRST filter disabled 0: HSI_10M is enabled, and the filter 20 us width function is enabled 1: The filtering function is disabled, and HSI_10M remains off | | 7:2 | Reserved | - | - | Reserved | | 1 | LSIRDY | R | 0 | LSI OSC stable flag. 0: LSI is not stable 1: LSI has stabilized | | 0 | LSION | RW | 0 | LSI OSC enabled. 0: Disable 1: Enable Set by software, cleared by software. This bit is set by hardware when IWDG is enabled by hardware (via option byte). | # 8.6.19. RCC register address map | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | 3 | 2 | - | 0 | |--------------------|-------------------------|------|------|------------------|------|----------------|------|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|---------|--------|--------|-------|------|------|----------|---------------|----|------------|------|-------|------|------|------|------|------|------|------|------| | 0<br>x | RCC<br>_CR | Res. HSE CSS | HSEBYP | HSERDY | HSEON | Res. | Res. | H\$<br>[ | SIDI<br>[2:0] | | HSIRDY | Res. | HSION | Res. | 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | | | | | 0<br>x<br>0<br>4 | RCC<br>ICS<br>CR | Res. | Res. | Res. | Res. | LSI_STARTUP[1: | [0 | Res. | | LSI_TRIM[8:0] HSI_TRIM[12:0] HSI_TRIM[12:0] | | | | | | | | | | | | | | | | | | | | | | | | | 4 | Re-<br>set<br>valu<br>e | | | | | 0 | 0 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0<br>x | RCC<br>_CF<br>GR | Res. | | ICO<br>RE[2<br>] | | Res. | | ICO<br>EL[2<br>] | | Si < | | | | | | | | | | | Res. | SV | VS[2<br>0] | 2: | SV | V[2: | 0] | | | | | | | | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 80 | 7 | 9 | 5 | 4 | က | 2 | 1 | 0 | |--------------------|--------------------------|----------|------|------|--------|--------|------|------|------|------|------|--------|------|------|----------|-----------|------|------|------|------|--------|------|------|------|------|------|------|---------|-------|---------------|---------|---------|---------| | 8 | Re-<br>set<br>valu<br>e | | 0 | 0 | 0 | | 0 | 0 | 0 | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1 | RCC<br>_EC<br>SCR | Res. Res | 2 | Res. HOF FRECIT-01 | 0.1301- | Res. | Res. | | 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | | | | 0<br>x<br>1<br>4 | Re-<br>serv<br>ed | Res. | 0<br>x | RCC<br>_CIE<br>R | Res. HSER- | HSIRDYI | Res. | Res | LSIRDYI | | 1<br>8 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | • | | 0 | 0 | | | 0 | | 0<br>x | RCC<br>_CIF<br>R | Res. Res | Res. | Res. | Res. | Res. | HSER- | HSIRDYI | Res. | Res | LSIRDYI | | 1<br>C | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | <b>\</b> | | | | | | , | | | | | | | | 0 | 0 | | | 0 | | 0<br>x | RCC<br>_CI<br>CR | Res. HSER- | HSIRDYI | Res. | Res. | LSIRDYI | | 2 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | | | 0 | | 0<br>x | RCC<br>_IO<br>PRS<br>TR | Res. GPIOFRS | Res. | Res. | Res. | $\sim$ | GPIOARS | | 2 4 | Re-<br>set<br>valu<br>e | | | . 4 | | | | | | | | | | | | | | | | | | | | | | | | 0 | | | | 0 | 0 | | 0<br>x | RCC<br>AHB<br>RST<br>R | Res. CRCRST | Res. DMARST | | x<br>2<br>8 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | 0 | | | | | | | | | | | | 0 | | 0<br>x<br>2 | RCC<br>AP-<br>BRS<br>TR1 | LPTIMRST | Res. | Res. | PWRRST | DBGRST | Res. | Res. | Res. | Res. | Res. | 12CRST | Res. | Res. | Res. | USART2RST | Res. RST | Res. | Res. | TIM3RST | Res. | | C | Re-<br>set<br>valu<br>e | | | | 0 | 0 | | | | | | 0 | | | | 0 | | | | | | | | | | | | | 0 | | | 0 | | | Res. Car. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Res. Complex | | Res. | | Res. Res. COMPZEN COMP | | Res. Res. COMPZEN 0 0 0 COMPZEN 0 0 0 | | Res. Res. Res. COMPZEN COMPTEN | | | | | | | | Res.<br>Res. | | Res. | | | | Res. | | | | | | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | œ | 7 | 9 | 5 | 4 | က | 2 | 1 | 0 | |--------------------|-------------------------|------|------|----------|---------|---------|---------|---------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----------|------|------|------|------|------|------|--------|-------| | | valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0<br>x<br>6 | RCC<br>_CS<br>R | Res. | WWD- | IWDGRSTF | SFTRSTF | PWRRSTF | PINRSTF | OBLRSTF | Res. | RMVF | Res. NRST FLT- | Res. | Res. | Res. | Res. | Res. | Res. | LSIRDY | LSION | | 0 | Re-<br>set<br>valu<br>e | | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | | | | | | | | | | | | | | 0 | | | | | | | 0 | 0 | # General-purpose I/Os (GPIO) ### 9.1. GPIO introduction Each GPIO port has: - Four 32-bit configuration registers (GPIOx\_MODER, GPIOx\_OTYPER, GPIOx\_OSPEEDR, GPIOx\_PUPDR) - Two 32-bit data registers (GPIOx\_IDR and GPIOx\_ODR) - One 32-bit set/reset register (GPIOx\_BSRR) - One 32-bit lock register (GPIOx\_LCKR) - Two alternate function selection registers (GPIOx\_AFRH and GPIOx\_AFRL). #### 9.2. GPIO main features - Output status: push-pull or open drain + pull-up/down - Output data from output data register (GPIOx\_ODR) or peripheral (alternate function output) - Speed selection for each I/O - Input status: floating, pull-up/down, analog - Input data to input data register (GPIOx\_IDR) or peripheral (alternate function input) - Bit set/reset register (GPIOx\_BSRR) for bitwise write access to GPIOx\_ODR - Locking mechanism (GPIOx\_LCKR) provided to freeze the I/O port configuration function - Analog function - Alternate functions selection registers (at most 16 AFs per I/O port) - Fast toggle capable of changing every single cycle - Highly flexible pin multiplexing allows the use of I/O pins as GPIOs or as one of several peripheral function ## 9.3. GPIO functional description Each port bit of the GPIO ports can be individually configured by software in several modes: - Input floating - Input pull-up - Input pull-down - Analog input - Output open-drain with pull-up or pull-down capability - Output puss-pull with pull-up or pull -down capability - Alternate function push-pull with pull-up or pull-down capability - Alternate function open-drain with pull-up or pull-down capability Each I/O port bit is freely programmable, however the I/O port registers have to be accessed as 32-bit words, half-words or bytes. The purpose of the GPIOx\_BSRR and GPIOx\_BRR registers is to allow atomic read/modify accesses to any of the GPIOx\_ODR registers. In this way, there is no risk of an IRQ occurring between read and modify access. Figure 9-1 Basic structure of an I/O port bit ### 9.3.1. General-purpose I/O (GPIO) During and after reset, the alternate functions are not active and most of the IOs are configured in analog mode. The debug pins are in alternate function pull-up or pull-down after reset: - PA14-SWCLK: in pull-down mode - PA13-SWDIO: in pull-up mode Boot pin is set to input pull-down mode after reset: ■ PF4-Boot: in pull-down mode When the pin is configured as output, the value written to the output data register (GPIOx\_ODR) is output on the I/O pin. It is possible to use the output drive in push-pull mode or open-drain mode (only the low level is driven, high level is HI-Z). The input data register (GPIOx\_IDR) captures the data present on the I/O pin at every AHB clock cycle. All GPIO pins have weak internal pull-up and pull-down resistors, which can be activated or not depending on the value in the GPIOx\_PUPDR register. #### 9.3.2. I/O pin alternate function multiplexer and mapping The device I/O pins are connected to on-board peripherals/modules through multiplexers that allows only one peripheral alternate function (AF) connected to an I/O pin at a time. In this way, there can be no conflict between peripherals available on the same I/O pin. Each I/O port has a multiplexer with up to 16 alternate function inputs (AF0 to AF7), which can be configured through the registers GPIOx\_AFRL (for pin 0 to 7) and GPIOx\_AFRH (for pin 8 to 15). - After reset, the multiplexer selection is AF0. The I/Os are configured in alternate function mode through GPIOx\_MODER register. - The alternate function assignments for each pin are details in section 2.3. In addition to this flexible multiplexer architecture, each peripheral has alternate functions mapped onto different I/O pins to optimize the number of peripherals available in smaller packages. The user configures IO as follows: - Debug function: After each reset, these pins are assigned as alternate function pins immediately usable by the debugger host. - GPIO: Configure the corresponding I/O port as output, input or analog mode in GPIOx\_MODER register. - Peripheral multiplexing function: - The I/O corresponding to the register GPIOx\_AFRL or GPIOx\_AFRH configuration is the alternate function x (x = 0... 15). - Registers GPIOx\_OTYPER, GPIOx\_PUPDR and GPIOX\_OSPEEDER configure the type, pull-up/pull-down and output speed respectively. - > Configure the corresponding I/O as an alternate function in the GPIOx\_MODER register. - Additional functions: - ADC and COMP functions are enabled in the registers of the ADC and COMP modules, in every I/O configuration. When the I/O is used as ADC or COMP, it is recommended to configure the port as analog mode through the register GPIOx\_MODER - For additional functions of the crystal oscillator, configure the respective functions in the corresponding PWR and RCC module registers. These configurations have higher priority than standard GPIO configurations. ### 9.3.3. I/O port control registers Each of the GPIO ports has four 32-bit memory-mapped control registers (GPIOx\_MODER, GPIOx\_OTYPER, GPIOx\_OSPEEDR and GPIOx\_PUPDR) to configure up to 16 I/Os. The register GPIOx\_MODER is used to select the I/O mode (input, output, AF, analog). The GPIOx\_OTYPER and GPIOx\_OSPEEDR registers are used to select the output type (push-pull or open-drain) and speed. The GPIOx\_PUPDR register is used to select the pull-up/pull-down whateverr the I/O direction. #### 9.3.4. I/O port data registers Each GPIO has two 16-bit memory-mapped data registers: input and output data registers (GPIOx\_IDR and GPIOx\_ODR). GPIOx\_ODR stores the data to be output, it is read/written accessible. The data input through the I/O are stored into the input data register (GPIOx\_IDR), a read-only register. #### 9.3.5. I/O data bitwise handling The bit set reset register (GPIOx\_BSRR) is a 32-bit register that allows the application to set and reset each individual bits in the output data register (GPIOx\_ODR). The bit set reset register has twice the size of GPIOx\_ODR. To each bit in GPIOx\_ODR, correspond two control bits of GPIOx\_BSRR: BS(i) and BR(i). When written bit BS(i) to 1 can set the corresponding bit of GPIOx\_ODR to 1, and setting bit BR(i) to 1 can clear the corresponding bit of GPIOx\_ODR to 0. Write any bit to 0 in GPIOx\_BSRR does not have any effect on the corresponding bit in GPIOx\_ODR. If there is an attempt to both set and reset a bit in GPIOx\_BSRR, the set operation has priority. Using the GPIOx\_BSRR register to change the values of individual bit in GPIOx\_ODR is a "one-shot" effect that does not lock the GPIOx\_ODR bits. The GPIOx\_ODR bits can always be accessed directly. The GPIOx\_BSRR register provides a way of performing atomic bitwise handling. There is no need for the software to disable interrupts when programming the GPIOx\_ODR at bit level: it is possible to modify one or more bits in a sinle atomic AHB write access. #### 9.3.6. GPIO locking mechanism It is possible to freeze the IO control with GPIOx\_LCKR registers through a series of special write timings, including GPIOx\_MODER, GPIOx\_OTYPER, GPIOx\_OSPEEDR, GPIOx\_PUPDR, GPIOx\_AFRL and GPIOx\_AFRH. A special write/read sequence can manipulate the register GPIOx\_LCKR. When the right lock sequence is applied to bit 16 in this register, the value of LCKR[15:0] can LOCK the I/O (during the write sequence, the value of LCKR[15:0] remains unchanged). When the LOCK sequence has been applied to a port bit, the value of the port bit cannot be modify until the next MCU reset or peripheral reset. Each GPIOx\_LCKR bit freezes the corresponding bit in the control registers (GPIOx\_MODER, GPIOx\_OTYPER, GPIOx\_OSPEEDR, GPIOx\_PUPDR, GPIOx\_AFRL and GPIOx\_AFRH). the GPIOx\_LCKR register with a word (32 bits) because the [15:0] bits are also set when the ### 9.3.7. I/O alternate function input/output GPIOx LCKR bit 16 is set. Two registers are provided to select one of the alternate function input/outputs available for each I/O. The user can connect an alternate function to the IO port according as required by the application. This means that a number of possible peripheral functions are multiplexed on each GPIO using the GPIOx\_AFRL and GPIOx\_AFRH alternate function registers. The application can thus select any one of the possible functions for each I/O. The AF selection signal being common to the alternate function input and alternate function output, a single channel is selected for the alternate function input/output of a given I/O. #### 9.3.8. External interrupt/wakeup lines All ports have external interrupt capability. To use the external interrupt lines, the given pin must be disabled in analog mode or as oscillator pin, so the input trigger is kepy enabled. #### 9.3.9. I/O input configuration When the I/O port is configured as input: - The output buffer is disabled - The Schmitt trigger input is enable - The pull-up and pull-down resistors can be enabled/disabled according to the configuration of the GPIOx\_PUPDR register - The data present on the I/O pins are sampled into the input data register on every AHB clock cycle Analog input/output To/from on-chip peripherals, power control and EXTI Input driver Input data register on VCC Read On/off Bit set/reset registers TTL Schmitt Trigger Write Output data register Output driver I/O pad On/off Read/write ■ A read access to the input data register provides the I/O status Figure 9-2 Input floating/pull up/pull down configurations ### 9.3.10. I/O output configuration When the I/O port is configured as output: - The output buffer is enabled: - > Open-drain mode: A '0' in the output register activates the N-MOS whereas a '1' in the output register leaves the port in a high-impedance state (the PMOS is never activated). - Push-pull mode: A '0' in the output register activates the N-MOS whereas a '1' in the output register activates the P-MOS. - The Schmitt trigger input is activated - The pull-up and pull-down resistors can be enabled/disabled according to the configuration of the GPIOx\_PUPDR register - The data present on the I/O pins are sampled into the input data register every AHB clock cycle - A read access to the input data register gets the I/O state - A read access to the output data register gets the value of the last write Figure 9-3 Output configuration ### 9.3.11. Alternate function configuration When an I/O port is configured as alternate function: - In an open-drain or push-pull configuration, the output buffer is turned on - Built-in peripheral signal-driven output buffer (multiplexed function output) - The Schmitt trigger input is activated - The pull-up and pull-down resistors can be enabled/disabled according to the configuration of the GPIOx\_PUPDR register - The data present on the I/O pins are sampled into the input data register every AHB clock cycle - A read access to the input data register gets the I/O state Figure 9-4 Alternate function configuration ### 9.3.12. Analog configuration When an I/O port is configured as analog configuration: - The output buffer is disabled - The Schmitt trigger input is deactivated, providing zero consumption for every analog value of the I/O pin. The output of Schmitt trigger is forced to '0' - The weak pull-up and pull-down resistors are disabled (software setting required) - Read access to the input data register gets the value is '0' Figure 9-5 High impedance-analog configuration #### 9.3.13. Use the HSE oscillator pins as GPIOs When the HSE oscillator is switch off (default state after reset), the related oscillator pins can be used as normal GPIOs. When the HSE oscillator is switch on (by setting the HSEON bit in the RCC\_CSR register) the corresponding port needs to be configured as an analog port by software. When the crystal oscillator is configured in a user external clock mode, only the pin is reserved for clock input and the OSC\_IN or OSC32\_IN pin can still be used as normal GPIO. ## 9.4. GPIO registers The GPIO related registers can be written in word, half word and byte mode. ### 9.4.1. GPIO port mode register (GPIOx\_MODER) (x = A, B, F) Address offset: 0x00 Reset value: - 0xEBFF FFFF for GPIOA - 0xFFFF FFFF for GPIOB - 0xFFFF FCFF for GPIOF | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|---------|------|---------|------|--------|------|--------|------|---------|------|--------|-----|-------------|-----|-------| | MODE | E15[1: | MODE | E14[1: | MODE | E13[1: | MODE | E12[1: | MODI | E11[1: | MODE | E10[1: | MOD | E9[1: | MOD | E8[1: | | C | )] | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MODE | E7[1:0] | MODE | E6[1:0] | MODE | 5[1:0] | MODE | 4[1:0] | MODE | E3[1:0] | MODE | 2[1:0] | MOD | E1[1:<br>)] | MOD | E0[1: | | RW | Bit | Name | R/W | Reset Value | Function | |------|------------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | MODEy[1:0] | RW | | y = 150 These bits are written by software to configure the I/O mode 00: Input mode 01: General purpose output mode 10: Alternate function mode 11: Analog mode (reset state) | #### 9.4.2. GPIO port output type register (GPIOx\_OTYPER) (x = A, B, F) Address offset: 0x04 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|----------|----------|-----|----------|-----|-----| | Res | | | | | | | | | | | | | | | | | | 4 = | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>OT15 | 14<br>OT14 | 13<br>OT13 | 12<br>OT12 | 11<br>OT11 | 10<br>OT10 | 9<br>OT9 | 8<br>OT8 | 7<br>OT7 | 6<br>OT6 | 5<br>OT5 | 4<br>OT4 | OT3 | 2<br>OT2 | OT1 | OT0 | | I | Bit | Name | R/W | Reset Value | Function | |---|-------|------------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------| | | 31:16 | Reserved | | | | | | 15:0 | MODE[15:0] | RW | | These bits are written by software to configure the I/O output type 0: Output push-pull (reset state) 1: Output open-drain | #### 9.4.3. GPIO port output speed register (GPIOx\_OSPEEDR) (x = A, B, F) Address offset: 0x08 Reset value: ■ 0x0C00 0000 (for port A) ■ 0x0000 0000 (for other ports) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | OSP | EED15 | OSPE | ED14 | OSPE | ED13 | OSPE | ED12 | OSPE | ED11 | OSPE | ED10 | OSPI | EED9 | OSPE | EED8 | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OSF | EED7 | OSPE | EED6 | OSPI | EED5 | OSPI | EED4 | OSPI | EED3 | OSPI | EED2 | OSPI | EED1 | OSPE | EED0 | | RW | Bit | Name | R/W | Reset Value | Function | |------|--------------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | OSPEEDy[1:0] | RW | | y = 150 These bits are written by software to configure the I/O output speed 00:Very low speed 01:Low speed 10:High speed 11:Very high speed | ## 9.4.4. GPIO port pull-up and pull-down register (GPIOx\_PUPDR) (x = A, B, F) Address offset: 0x0C Reset value: 0x2400 0000 (for port A) ■ 0x0000 0000 (for port B) ■ 0x0000 0200 (for port F) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|--------|------|--------|------|--------|------|---------|------|--------|------|--------|------|--------|------|--------| | PUPD | 15[1:0 | PUPD | 14[1:0 | PUPD | 13[1:0 | PUPD | 12[1:0 | PUPD | 11[1:0 | PUPD | 10[1:0 | PUPE | 9[1:0 | PUPE | 0:1]80 | | | ] | | | | | | | | | | | | | | | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PUPE | 7[1:0] | PUPD | 6[1:0] | PUPD | 5[1:0] | PUPD | 04[1:0] | PUPD | 3[1:0] | PUPD | 2[1:0] | PUPE | 01[1:0 | PUPE | 0:1]00 | | | | | | | | | | | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |------|------------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | PUPDy[1:0] | RW | | y = 150 These bits are written by software to configure the I/O pull-up or pull-down 00: No pull-up or pull-down 01: Pull-up 10: Pull-down 11: Reserved | ## 9.4.5. GPIO port input data register (GPIOx\_IDR) (x = A, B, F) Address offset: 0x10 Reset value: 0x0000 XXXX | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|------|------|------|------|------|-----|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | Reser | ved | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ID15 | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | | r | r | r | r | r | r | r | r | r | r | r | r | r | r | r | r | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-----------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | 15:0 | ldy | R | | y = 150 This is read-only, it contain the input value of the corresponds I/O port | ### 9.4.6. GPIO port output data register (GPIOx\_ODR) (x = A, B, F) Address offset: 0x14 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|----------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | | Reserved | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OD1 | OD1 | OD1 | OD1 | OD1 | OD1 | OD | 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RW | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | 15:0 | Ody[1:0] | RW | | y = 150 These bits are readable and writable by software. Note: For GPIOx_BSRR or GPIOx_BRR registers. (x = A,B,F), each ODR bit can be independently set/cleared. | # 9.4.7. GPIO port bit set/reset register (GPIOx\_BSRR) (x = A, B, F) Address offset: 0x18 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | BR15 | BR14 | BR13 | BR12 | BR11 | BR10 | BR9 | BR8 | BR7 | BR6 | BR5 | BR4 | BR3 | BR2 | BR1 | BR0 | | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BS15 | BS14 | BS13 | BS12 | BS11 | BS10 | BS9 | BS8 | BS7 | BS6 | BS5 | BS4 | BS3 | BS2 | BS1 | BS0 | | W | w | w | w | W | W | W | W | W | W | W | W | W | W | w | W | | Bit | Name | R/W | Reset Value | Function | |-------|------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | BRy | W | | y = 150 These bits are write-only. A read to these bits returns the value of 0. 0: No action on the corresponding ODRy bit 1: Clear the corresponding ODRy bit Note: If the corresponding bits of Bsy and Bry are set at the same time, the Bsy bit has priority. | | 15:0 | BSy | w | | y = 150 These bits are write-only. A read to these bits returns the value of 0. 0: No action on the corresponding ODRy bit 1: Set the corresponding ODRy bit | ### 9.4.8. GPIO port configuration lock register (GPIOx\_LCKR) (x = A, B, F) This register is used to lock the configuration of the port bits when the correct write sequence is applied to bit 16 (LCKK) set. The value of bits [15:0] is used to lock the configuration of the GPIO, the value of LCKR [15:0] must not change. When the LOCK sequence has been applied on the a port bit, the configuration of the port bits cannot be changed until the next system reset. Note: A special write sequence is used to write the GPIOx\_LCKR register. Only word accesses can be performed during the lock sequence. Each lock bit freezes a specific configuration register (control and alternate function registers) Address offset: 0x1C Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-------|-----|-------|-------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | Res LCK<br>K | | | | | | | | | | | | | | | | | RW | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | LCK | LCK | 1.01/ | 101 | 1.01/ | 1.01/ | 101 | 1.01/ | 1.01/ | - 014 | | 1.014 | - 014 | - 014 | 1.01/ | 1.014 | | LON | LCK | 15 | 14 | 13 | 12 | 11 | 10 | LCK<br>9 | LCK<br>8 | LCK<br>7 | LCK<br>6 | LCK<br>5 | LCK<br>4 | LCK<br>3 | LCK<br>2 | LCK<br>1 | LCK<br>0 | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | Reserved | | | | | 16 | LCKK | RW | | This bit can be read any time, it can only be modified by the lock key write sequence 0: The port configuration lock key not active 1: The port configuration lock key activated, and the GPIOx_LCKR register is locked until the next system reset LOCK key write sequence: The write sequence of the lock key: write 1- > write 0- > write 1- > read 0- > read 1. The last read can be ignored, but it can be used to confirm that the lock key has been activated. Note: During the LOCK key write sequence, the value of LCK[15:0] must not change. Any error in the lock sequence will stop the lock key from being activated. After the first lock sequence on any bit of the port, any read access on the LCKK will return 1 until the next MCU reset or peripheral reset. | | 15:0 | LCKy | RW | | y = 150 These bits are readable and writable but can only be written when the LCKK bit is 0. 0: Port configuration not locked 1: Port configuration locked | # 9.4.9. GPIO alternate function register (low) (GPIOx\_AFRL) (x = A, B, F) Address offset: 0x20 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|-----|----------|----|----|------|---------|----|----|-----|---------|----|----|-----|---------|----| | | AFS | SEL7[3:0 | | | AFSI | EL6[3:0 | ] | | AFS | SEL5[3: | 0] | | AFS | SEL4[3: | 0] | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | AFS | SEL3[3:0 | | | AFSI | EL2[3:0 | ] | | AFS | SEL1[3: | 0] | | AFS | SEL0[3: | 0] | | RW | Bit | Name | R/W | Reset Value | Function | |------|--------------------------|-----|-------------|-------------------------------------------------------------------------------------------------------| | 31:0 | AFSELy[3:0] (y = 7 to 0) | RW | | These bits are written by software to configure alternate function I/O. AFSELy selection: 0000: AF0 | ## 9.4.10. GPIO alternate function register (high) (GPIOx\_AFRH) (x = A, B, F) Address offset: 0x24 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|-----|----------|----|----|------|---------|----|----|-----|---------|-----|----|-----|--------|-----| | | AFS | EL15[3:0 | )] | | AFSE | L14[3:0 | 0] | | AFS | EL13[3 | :0] | | AFS | EL12[3 | :0] | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | AFS | EL11[3:0 | )] | | AFSE | L10[3:0 | 0] | | AFS | SEL9[3: | 0] | | AFS | EL8[3: | 0] | | RW | Bit | Name | R/W | Reset Value | Function | |------|---------------------------|-----|-------------|-------------------------------------------------------------------------------------------------------| | 31:0 | AFSELy[3:0] (y = 8 to 15) | RW | | These bits are written by software to configure alternate function I/O. AFSELy selection: 0000: AF0 | # 9.4.11. GPIO port bit reset register (GPIOx\_BRR) (x = A, B, F) Address offset: 0x28 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | Re | s | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 2 | 11 | 10 | 10 9 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BR15 | BR14 | BR13 | BR12 | BR11 | BR10 | BR9 | BR8 | BR7 | BR6 | BR5 | BR4 | BR3 | BR2 | BR1 | BR0 | | | | | | | | W | W | W | W | W | W | W | W | W | W | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | 15:0 | Bry | RW | | y = 150 These bits are write-only. A read to these bots returns the value of 0. 0: No action on the corresponding Ody bit 1: Clear the corresponding Ody bit | # 9.4.12. GPIO register map | | | | | | | - | | _ | | | | | | | | | | | | | | | | | | | | | | | | | |--------------------|-------------------------|-----------------|---|-------------|--------------|--------------|-------------|--------------|--------------|------------------|--------------|--------------|-------------|--------|-------------|------------|-------------|------|------------|--------|------------|------|------------|------|-------------|----------|-------------|------------|------------|-----|------------|-----| | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 8 | 67 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | œ | 7 | 9 | 2 | 4 | က | 7 | - | 0 | | | GPIO<br>A_M<br>ODE<br>R | MODE15[1:0] | | MODE14[1:0] | MODE 12[1:0] | MODE (3[1.0] | MODE42[4:0] | MODE 12[1.0] | MODE11[1.0] | MODE 1 1[1:0] | MODE10[1:0] | MODE 10[1.0] | MODE9[1:0] | | MODE8[1:0] | MOCEO[1:0] | MODE7[1:0] | | MODE6[1:0] | | MODE5[1:0] | | MODE4[1:0] | | MODE3[1:0] | | MODE2[1:0] | MODES 1:0] | MODE1[1:0] | | MODE0[1:0] | • | | | Reset value | 1 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0<br>x<br>0 | GPIO<br>B_M<br>ODE<br>R | MODE15[1:0] | | MODE14[1:0] | 40.01 | MODE 13[1.0] | [0.19[4:0] | MODE 12[1.0] | MODE 11[1.0] | MODE - 1 - 1 - 2 | MODE 10[1:0] | MODE 10[1:0] | MODE 9[1:0] | | MODE 8[1:0] | [0::10] | MODE 7[1:0] | | MODE6[1:0] | | MODE5[1:0] | [o]o | MODE4[1:0] | [o]. | MODE 3[1:0] | | MODE 2[1:0] | | MODE1[1:0] | | MODE0[1:0] | • | | | Reset value | 0 0 | С | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | GPIO<br>F_M<br>ODE<br>R | MODE15[1:0<br>] | | MODE14[1:0 | MODE13[1:0 | | MODE12[1:0 | _ | MODE11[1:0 | | MODE10[1:0 | | MODE9[1:0] | 5:-151 | MODER[1:0] | [0:-10] | MODE7[1:0] | | MODE6[1:0] | [o:-]o | MODE5[1:0] | 5 | MODE4[1:0] | | MODE3[1:0] | [o:-]o=- | MODE 2[1:0] | 0:137 | MODE1[1:0] | | MODE0[1:0] | • | | | Reset value | 0 0 | C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0<br>x | GPIO<br>F_OT<br>YPE | Res. | 0 | Kes. | | Res. OT15 | OT14 | OT13 | OT12 | OT11 | OT10 | ОТ9 | ОТ8 | OT7 | ОТ6 | OT5 | OT4 | ОТЗ | OT2 | OT1 | ОТО | | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 80 | 7 | 9 | 5 | 4 | က | 2 | 1 | 0 | |--------------------|------------------------------------------------|---------------|------|--------------|---------------|-------------|----------|---------------|---------|---------------|------|---------------|------|----------------|--------|--------------|--------|----------------|-------|---------------|---------------|--------------|-------|--------------|--------|---------------|-------------|--------------|-----------------------|--------------|------|--------------|------| | 0 4 | R (x<br>= A,<br>B, F)<br>Reset<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>0<br>8 | GPIO<br>A_O<br>SPE<br>EDR | OSPEED15[1: | [0 | OSPEED14[1: | [0 | OSPEED13[1: | 0] | OSPEED12[1: | 0] | OSPEED11[1: | [0 | OSPEED10[1: | [0 | OSPEED9[1:0 | _ | OSPEED8[1:0 | _ | OSPEED7[1:0 | _ | OSPEED6[1:0 | _ | OSPEED5[1:0 | _ | OSPEED4[1:0 | _ | OSPEED3[1:0 | _ | OSPEED2[1:0 | _ | OSPEED1[1:0 | _ | OSPEED0[1:0 | _ | | 0<br>x<br>0 | Reset<br>value<br>GPIO<br>x_OS<br>PEE<br>DR (x | OSPEED15[1: O | 0] | OSPEED14[1: | 0] 0 | OSPEED13[1: | 1 [0 | OSPEED12[1: O | 0] _ 0 | OSPEED11[1: O | 0] | OSPEED10[1: O | 0] 0 | O SPEEDS(1.0) | 0 | OSPEED8[1:0] | 0 | OSPEED7[1:0] | 0 | O SPEEDE(1.0) | 0 | OSPEED5[1:0] | 0 | OSPEED4[1:0] | 0 | OSPEED3[1-0] | 0 | OSPEED2(1-0) | 0 | OSPEED1[1:0] | 0 | OSPEEDO[1-0] | 0 | | 8 | = B,<br>F)<br>Reset | | • | | | | | | | | • | | _ | | | | | | | | | Ī | | Ī | | | | | | | | | | | | value | خ<br>0 | 0 | 0 | <u>.</u><br>0 | <u>5</u> | 0 | خ<br>0 | 0<br>5 | 0 | 0 | خ<br>0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>0<br>C | GPIO<br>A_PU<br>PDR | PI IPD15[1·0] | | [0.1]V1[4.0] | 5 | [0.13[4.0] | יןטיטיטי | [0.12[4.0] | ואוטיטי | PI IPD11[1-0] | 5 | [0.1]0110[10] | 5 | PI IPDO[1-0] | -<br>- | PI IPD8[1-0] | -<br>- | - PI IPD7[1·0] | | PI IDDE[1-0] | - PO - | PUPD5[1-0] | | PUPD4[1-0] | | ם וסחמו ום | -<br>- | PI IPD2[1-0] | -<br>-<br>-<br>-<br>- | PUPD1[1-0] | 5 | PI IPDO[1-0] | | | | Reset<br>value | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>0<br>C | GPIO<br>B_PU<br>PDR | PUPD15[1:0 | _ | PUPD14[1:0 | _ | PUPD13[1:0 | ] | PUPD12[1:0 | ] | PUPD11[1:0 | _ | PUPD10[1:0 | _ | ייייוסטקוום | 2: | PI IPDR[1-0] | | PUPD711-01 | | ייייושעםו ום | 0.1 00 10 | PUPD5[1:0] | | PUPD4[1:0] | 1 | DI IDD 2[1-0] | 0.1 | PI IPD2[1-0] | 2. ] | PUPD1[1-0] | 2 | PI IPDO[1-0] | | | C | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>0 | GPIO<br>F_PU<br>PDR | PUPD15[1: | [0 | PUPD14[1: | [0 | PUPD13[1: | 0] | PUPD12[1: | 0] | PUPD11[1: | [0 | PUPD10[1: | [0 | ייי- ופרופו ופ | 0.170 | PI IPD8[1-0] | | PUPD7[1-0] | | ייייושרופו ופ | r Or DO[ 1.0] | PUPD5[1-0] | | PUPD4[1:0] | )<br>1 | [0.150] | 0.1 22 10.1 | [0.1]CUGI IQ | 5.7 | PUPD1[1-0] | | In IPDO[1-0] | | | С | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1<br>0 | GPIO<br>x_ID<br>R<br>(x =<br>A, B,<br>F) | Res. ID15 | ID14 | ID13 | ID12 | ID11 | ID10 | 6QI | ID8 | ID7 | 9OI | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | | | Reset<br>value | | | | | | | | | | | | | | | | | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | X | | 0<br>x<br>1 | GPIO<br>x_OD<br>R (x<br>= A,<br>B, F) | Res. OD15 | OD14 | OD13 | OD12 | OD11 | OD10 | 6 <b>0</b> 0 | OD8 | OD7 | 9D0 | OD5 | OD4 | OD3 | OD2 | OD1 | 0D0 | | 4 | Reset<br>value<br>GPIO<br>x_BS | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1<br>8 | RR<br>(x =<br>A, B,<br>F) | BR15 | BR14 | BR13 | BR12 | BR11 | BR10 | BR9 | BR8 | BR7 | BR6 | BR5 | BR4 | BR3 | BR2 | BR1 | BRO | BS15 | BS14 | BS13 | BS12 | BS11 | BS10 | BS9 | BS8 | BS7 | BS6 | BS5 | BS4 | BS3 | BS2 | BS1 | BS0 | | | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1 | GPIO<br>x_LC<br>KR<br>(x =<br>A, B, | Res. LCKK | LCK15 | LCK14 | LCK13 | LCK12 | LCK11 | LCK10 | LCK9 | LCK8 | LCK7 | LCK6 | LCK5 | LCK4 | LCK3 | LCK2 | LCK1 | LCK0 | | С | F)<br>Reset<br>value | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 7 | 10 | 6 | œ | 7 | 9 | ß | 4 | က | 2 | 7 | 0 | |--------------------|-------------------------------------------|------|-----------|------------|------|------|------|------------|------|------|------------|------|------|------|------------|------|------|------|------------|------------|------|------|------------|-----|-----|-----|------------|-----|-----|-----|-------------|-----|-----| | 0<br>x<br>2<br>0 | GPIO<br>x_AF<br>RL<br>(x =<br>A, B,<br>F) | , | AFS<br>[3 | EL7<br>:0] | , | , | | EL6:0] | 6 | | AFS<br>[3: | | | , | AFS<br>[3: | | ļ | A | AFS<br>[3: | EL3<br>:0] | 3 | , | AFS<br>[3: | | | , | AFS<br>[3: | | | ļ | \FSI<br>[3: | | | | | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>2<br>4 | GPIO<br>x_AF<br>RH (x<br>= A,<br>B, F) | , | AFS<br>[3 | EL7<br>:0] | | ı | | EL6<br>:0] | 6 | | AFS<br>[3: | | | , | AFS<br>[3: | | ļ | A | AFS<br>[3: | EL3<br>:0] | 3 | ı | AFS<br>[3: | | | , | AFS<br>[3: | | | , | AFSI<br>[3: | | | | 4 | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>2<br>8 | GPIO<br>x_BR<br>R<br>(x =<br>A, B,<br>F) | Res. BR15 | BR14 | BR13 | BR12 | BR11 | BR10 | BR9 | BR8 | BR7 | BR6 | BR5 | BR4 | BR3 | BR2 | BR1 | BR0 | | | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 10. System configuration controller (SYSCFG) The devices feature a set of configuration registers. The main purpose of the system configuration controller are: - Enable or disable I2C Fast Mode Plus on some IO pins - Remap some DMA trigger sources to different DMA channels - Remap the memory located at the beginning of the code area - Manage the external interrupts connected to GPIOs - Manage robustness features ### 10.1. System configuration register #### 10.1.1. SYSCFG configuration register 1 (SYSCFG\_CFGR1) This register is used for specific configuration of memory and DMA request remap and control special I/O functions. Two bits are used to configure the type of memory accessible at address 0x0000 0000. These two bits are used to select the physical remap by software, and bypass the hardware BOOT selection. After reset, these bits take the value configured by the actual boot mode. Address offset: 0x00 Reset value: 0x0000 000x (x is the memory mode selected by the actual boot mode configuration) | 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------------|-----------------|---------------------|---------------------|---------------------|---------------------|-----------------------------|-----------------------------|-----------------------------|-------------------------|---------------------|---------------------|---------------------|---------------------|------------------|---------| | R<br>e<br>s | I2C_PF<br>1_ANF | I2C_<br>PF0_<br>ANF | I2C_<br>PB8_<br>ANF | I2C_<br>PB7_<br>ANF | I2C_<br>PB6_<br>ANF | 12C<br>PA<br>12_<br>AN<br>F | 12C<br>PA<br>11_<br>AN<br>F | 12C<br>PA<br>10_<br>AN<br>F | 12<br>C PA<br>9 AN<br>F | I2C_<br>PA8_<br>ANF | I2C_<br>PA7_<br>ANF | I2C_<br>PA3_<br>ANF | I2C_<br>PA2_<br>ANF | Re<br>s | Re<br>s | | | RW R<br>W | RW | RW | RW | RW | | | | 1<br>5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R<br>e<br>s | Res | Res | Res | Res | Res | Re<br>s | Re<br>s | Re<br>s | Re<br>s | Res | Res | Res | Res | MEN<br>OI<br>[1: | | | | | | | | | | | | | | | | | R' | W | | Bit | Name | R/W | Reset Value | Function | |-------|-------------------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | Reserved | RW | - | Read and write | | 30:18 | I2C_IOx_ANF | RW | 0 | Analog filter enable control of I2C related I/O 0: Analog filter disable 1: Analog filter enable | | 17:2 | Reserved | RW | 0 | Read and write | | 1:0 | MEM_MODE<br>[1:0] | | | Memory mapping selection bit Set and clear by software. They control the mapping of memory at address 0x0000 0000. After reset, these bits take on the actual boot mode configuration values. X0: Main Flash, mapped at 0x0000 0000 01: System Flash, mapped at 0x0000 0000 11: SRAM, mapped at 0x0000 0000 | ### 10.1.2. SYSCFG configuration register 2 (SYSCFG\_CFGR2) Address offset: 0x18 Reset value: 0x0000 | 3 | 3<br>0 | 2<br>9 | 2<br>8 | 2<br>7 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 1<br>7 | 16 | |-------------|--------|--------|--------|--------|------------|---------|-------------------------|-------------------------|-------------------------|-------------------------|------------------------|------------------------|-----------------|-------------|--------------------------------| | R<br>e<br>s | R e s | R e s | R e s | R e s | Re<br>s | Re<br>s | Res | Res | Res | Res | Res | Res | R<br>es | R<br>e<br>s | Res | | 1 5 | 1 4 | 1 | 1 2 | 1 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R<br>e<br>s | Res | Res | R e s | R e s | ETR<br>C_T | | COMP2_<br>BRK_TI<br>M17 | COMP1_<br>BRK_TI<br>M17 | COMP2_<br>BRK_TI<br>M16 | COMP1_<br>BRK_TI<br>M16 | COMP2<br>_BRK_T<br>IM1 | COMP1<br>_BRK_T<br>IM1 | T > D 1 1 O C X | R e s | LO<br>CK<br>UP<br>L<br>OC<br>K | | | | | | | R' | W | RW | RW | RW | RW | RW | RW | R<br>W | | RW | | Bit | Name | R/W | Reset Value | Function | |-------|-----------------------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | Reserved | - | - | - | | 10:9 | ETR_SRC<br>_TIM1[1:0] | RW | 2'b00 | TIMER1 ETR input source selection. 2 'b00: ETR source from GPIO 2 'b01: ETR source from COMP1 2 'b10: ETR source from COMP2 2 'b11: ETR source from ADC | | 8 | COMP2_BRK<br>_TIM17 | RW | 0 | COMP2 as TIMx break input enable. 0: COMP2 output is not used as TIM17 break input 1: COMP2 output as TIM17 break input | | 7 | COMP1_BRK<br>_TIM17 | RW | 0 | COMP1 as TIMx break input enable. 0: COMP1 output is not used as TIM17 break input 1: COMP1 output as TIM17 break input | | 6 | COMP2_BRK<br>_TIM16 | RW | 0 | COMP2 as TIMx break input enable. 0: COMP2 output is not used as TIM16 break input 1: COMP2 output as TIM16 break input | | 5 | COMP1_BRK<br>_TIM16 | RW | 0 | COMP1 as TIMx break input enable. 0: COMP1 output is not used as TIM16 break input 1: COMP1 output as TIM16 break input | | 4 | COMP2_BRK<br>_TIM1 | RW | 0 | COMP2 as TIMx break input enable. 0: COMP2 output is not used as TIM1 break input 1: COMP2 output as TIM1 break input | | 3 | COMP1_BRK_<br>TIM1 | RW | 0 | COMP1 as TIMx break input enable. 0: COMP1 output is not used as TIM1 break input 1: COMP1 output as TIM1 break input | | 2 | PVD_LOCK | RW | 0 | PVD Lock enable bit Set by software and cleared by system reset. It can be used as the brake input to enable and lock the PVD connection to TIM1/TIM16/TIM17, and also lock the PVDE of the PWR_CR register. 0: PVD interrupt is not connected to the brake input of TIM1/TIM16/TIM17. The PVDE bit can be written by the application. 1: PVD interrupt is connected to the brake input of TIM1/TIM16/TIM17. The PVDE bit is read only. | | 1 | Reserved | - | - | - | | 0 | LOCKUP_<br>LOCK | RW | | Cortex-M0+ LOCKUP enable bit Set by software and cleared by system reset. It can enable and lock the LOCKUP (hardfault) output of Cortex-M0+ to the brake input of TIM1/TIM16/TIM17. 0: The LOCKUP output of Cortex-M0+ is not connected to the brake input of TIM1/TIM16/TIM17 1: The LOCKUP output of Cortex-M0+ is connected to the brake input of TIM1/TIM16/TIM17 | # 10.1.3. SYSCFG configuration register 3 (SYSCFG\_CFGR3) Address offset: 0x1C Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-------|-----|-----|--------|-----|-----|-----|-----|-------|----------|-----|-------|----|----| | | | | | | | | | | | DMA3_ | | | | | | | Res ACK- | | DMA | 3_MAF | • | | | | | | | | | | | | | LVL | | | | | | | | | | | | | | | | | RW | RW | RW | RW | RW | RW | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DMA2_ | | | | | | | | DMA1_ | | | | | | | Res | Res | ACK- | | D۱ | //A2_M | AP | | Res | Res | ACK- | DMA1_MAP | | | | | | | | LVL | | | | | | | | LVL | | | | | | | | | RW | RW | RW | RW | RW | RW | | | RW | RW | RW | RW | RW | RW | | Bit | Name | R/W | Reset Value | Function | |-------|-------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:22 | Reserved | | | | | 21 | DMA3_ACKLVL | RW | 0 | Response speed enable bit for DMA channel 3 0: Normal speed response 1: Quick speed response | | 20:16 | DMA3_MAP | RW | 0 | 00000: ADC 00001: SPI1_TX 00010: SPI1_RX 00011: Reserved 00100: Reserved 00101: USART1_TX 00110: USART1_TX 00111: USART2_TX 01000: USART2_RX 01001: I2C_TX 01001: I2C_RX 01011: TIM1_CH1 01100: TIM1_CH2 01101: TIM1_CH3 01110: TIM1_CH4 01111: TIM1_CH4 01111: TIM1_CH4 1000: TIM1_TRIG 10010: TIM3_CH1 10011: TIM3_CH3 10100: TIM3_CH4 10101: TIM3_TRG 10110: TIM3_UP 10111: Reserved 11000: TIM1_UP 10011: TIM3_UP 10111: Reserved 11000: TIM1_UP 10111: Reserved 11001: TIM1_CH1 11011: TIM1_CH1 11011: TIM1_UP 0thers: Reserved | | 13 | DMA2_ACKLVL | RW | 0 | Response speed enable bit for DMA channel 2 0: Normal speed response 1: Quick speed response | | 12:8 | DMA2_MAP | RW | 0 | 00000: ADC 00001: SPI1_TX 00010: SPI1_RX 00011: Reserved 00100: Reserved 00101: USART1_TX 00110: USART1_TX 00111: USART2_TX 01000: USART2_TX 01000: USART2_RX 01001: I2C_TX 01010: I2C_RX 01011: TIM1_CH1 01100: TIM1_CH2 01101: TIM1_CH3 01111: TIM1_CH4 01111: TIM1_COM | | Bit | Name | R/W | Reset Value | Function | |-----|-------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | R/W | Reset Value | Function 10000: TIM1_UP 10001: TIM1_TRIG 10010: TIM3_CH1 10011: TIM3_CH3 10100: TIM3_CH4 10101: TIM3_TRG 10110: TIM3_UP 10111: Reserved 11000: TIM16_CH1 11001: TIM16_UP 11010: TIM17_CH1 11011: TIM17_UP | | | | | | Others: Reserved | | 7:6 | Reserved | | | | | 5 | DMA1_ACKLVL | RW | 0 | Response speed enable bit for DMA channel 1 0: Normal speed response 1: Quick speed response | | 4:0 | DMA1_MAP | RW | 0 | 00000: ADC 00001: SPI1_TX 00010: SPI1_RX 00011: Reserved 00100: Reserved 00101: USART1_TX 00110: USART1_TX 00111: USART2_TX 00100: USART2_RX 01001: I2C_TX 01000: I2C_RX 01011: TIM1_CH1 01100: TIM1_CH2 01101: TIM1_CH3 01110: TIM1_CH4 01111: TIM1_CH4 01111: TIM1_CH4 10000: TIM1_UP 10001: TIM1_TRIG 10010: TIM3_CH1 10011: TIM3_CH3 10100: TIM3_CH4 10101: TIM3_UP 10111: Reserved 11000: TIM1_UP 10111: Reserved 11000: TIM1_UP 10111: Reserved 11000: TIM1_UP 10111: Reserved | # 10.1.4. SYSCFG register map | O ff s e t | Re<br>gi<br>st<br>er | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 2 | 4 | 3 | 2 | 1 | 0 | |------------------|----------------------------|------|-------------|-------------|-------------|-------------|-------------|--------------|--------------|--------------|-------|-------------|-------------|-------------|-------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|----------------|-------------------------------------------------| | 0<br>x<br>0<br>0 | の ➤ の ∪ ⊩ ∪ ⊩ ∪ 元 | Res. | I2C_PF1_ANF | I2C_PF0_ANF | I2C_PB8_ANF | 12C_PB7_ANF | I2C_PB6_ANF | I2C_PA12_ANF | I2C_PA11_ANF | I2C_PA10_ANF | _PA9_ | I2C_PA8_ANF | I2C_PA7_ANF | I2C_PA3_ANF | I2C_PA2_ANF | Res. IO: FJEUOW WEW | ואבואן האים אים אים אים אים אים אים אים אים אים | | | Re<br>se<br>t<br>val<br>ue | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | X | x | | S | G | S<br>Y<br>S<br>C<br>F | O Re gi st e er t | |---|-------------------|-----------------------|-------------------| | | Res | | 31 | | | Res | , | 30 | | | Res | 5. | 29 | | | Res | 3, | 28 | | | Res | 5. | 27 | | | Res | 5. | 26 | | | Res | , | 25 | | | Res | , | 24 | | | Res | , | 23 | | | Res | 5, | 22 | | | Res | 5. | 21 | | | Res | 5. | 20 | | | Res | ). | 19 | | | Res | 5. | 18 | | | Res | , | 17 | | | Res | , | 16 | | | Res | ). | 15 | | | Res | 5. | 14 | | | Res | , | 13 | | | Res | 5, | 12 | | | Res | 5. | 11 | | | O ETR SRC 1 | SRC TIM1[1:0] | 10 | | | 0 | [o] | 6 | | | O COMP2 BRK | K_TIM17 | 8 | | | COMP1 BRK | K TIM17 | 7 | | | O COMP2 BRK | K TIM16 | 9 | | | O COMP1 BRK | K TIM16 | 5 | | | O COMP2 BRK TIM21 | K TIM21 | 4 | | | O COMP2_BRK_TIM22 | K_TIM22 | 3 | | | O COMP2 BRK TIM23 | K TIM23 | 2 | | | Res | | 1 | | | O LOCKUP_LOCK | LOCK | 0 | ### 11. DMA ### 11.1. DMA introduction Direct memory access (DMA) is used in order to provide high-speed data transfer between peripherals and memory as well as memory to memory. Data can be quickly moved by DMA without any CPU actions. This keeps CPU resources free for other operations. The two DMA controllers have 3 channels in total, each dedicated to managing memory access requests from one or more peripherals. It has an arbiter for handling the priority between DMA requests. #### 11.2. DMA main features - Three independently configurable channels (requests) - Each of the 12 channels is connected to dedicated hardware DMA requests, software trigger is also supported on each channel. This configuration is done by software - Priorities between requests from channels of one DMA are software programmable (4 levels consisting of very high, high, medium, low) or hardware in case of equality (request 1 has priority over request 2, etc.) - Independent source and destination transfer size (byte, half word, word), emulating packing and unpacking. Source/destination addresses must be aligned on the data size - Three event flags (DMA Half Transfer, DMA Transfer complete and DMA Transfer Error) logically ORed together in a single interrupt request for each channel - Memory-to-memory transfer - Peripheral-to-memory and memory-to-peripheral, and peripheral-to-peripheral transfers - Access to Flash, SRAM, APB and AHB peripherals as source and destination - Programmable number of data to be transferred: up to 65536 ### 11.3. DMA functional description Figure 11-1 DMA block diagram #### 11.3.1. DMA transactions After an event, the peripheral sends a request signal to the DMA Controller. The DMA controller serves the request depending on the channel priorities. As soon as the DMA Controller accesses the peripheral, an Acknowledge is sent to the peripheral by the DMA Controller. The peripheral releases its request as soon as it gets the Acknowledge from the DMA Controller. Once the request is deasserted by the peripheral, the DMA Controller release the Acknowledge. If there are more requests, the peripheral can initiate the next transaction. In summary, each DMA transfer consists of three operations: - The loading of data from the peripheral data register or a location in memory addressed through an internal current peripheral/memory address register. The start address used for the first transfer is the base peripheral/memory address programmed in the DMA\_CPARx or DMA\_CMARx register - The storage of the data loaded to the peripheral data register or a location in memory addressed through an internal current peripheral/memory address register. The start address used for the first transfer is the base peripheral/memory address programmed in the DMA\_CPARx or DMA\_CMARx register. - The post-decrementing of the DMA\_CNDTRx register, which contains the number of transactions that have still to be performed. #### 11.3.2. Arbiter The arbiter manages the channel requests based on their priority and launches the peripheral/memory access sequences. The priorities are managed in two stages: - Software: each channel priority can be configured in the DMA\_CCRx register. There are four levels: - Very high priority - High priority - Medium priority - Low priority - Hardware: if 2 requests have the same software priority level, the channel with the lowest number will get priority versus the channel with the highest number. For example, channel 2 gets priority over channel 4. #### 11.3.3. DMA channels Each channel can handle DMA transfer between a peripheral register located at a fixed address and a memory address. The amount of data to be transferred (up to 65535) is programmable. The register which contains the amount of data items to be transferred is decremented after each transaction. #### Programmable data sizes Transfer data sizes of the peripheral and memory are fully programmable through the PSIZE and MSIZE bits in the DMA\_CCRx register. #### Pointer incrementation Peripheral and memory pointers can optionally be automatically post-incremented after each transaction depending on the PINC and MINC bits in the DMA\_CCRx register. If incremented mode is enabled, the address of the next transfer will be the address of the previous one incremented by 1, 2 or 4 depending on the chosen data size. The first transfer address is the one programmed in the DMA\_CPARx/DMA\_CMARx registers. During transfer operations, these registers keep the initially programmed value. The current transfer addresses (in the current internal peripheral/memory address register) are not accessible by software. If the channel is configured in noncircular mode, no DMA request is served after the last transfer (that is once the number of data items to be transferred has reached zero). In order to reload a new number of data items to be transferred into the DMA\_CNDTRx register, the DMA channel must be disabled. In circular mode, after the last transfer, the DMA\_CNDTRx register is automatically reloaded with the initially programmed value. The current internal address registers are reloaded with the base address values from the DMA\_CPARx/DMA\_CMARx registers. #### Circular mode Circular mode is available to handle circular buffers and continuous data flows (e.g. ADC scan mode). This feature can be enabled using the CIRC bit in the DMA\_CCRx register. When circular mode is activated, the number of data to be transferred is automatically reloaded with the initial value programmed during the channel configuration phase, and the DMA requests continue to be served. #### Memory-to-memory mode The DMA channels can also work without being triggered by a request from a peripheral. This mode is called Memory to Memory mode. If the MEM2MEM bit in the DMA\_CCRx register is set, then the channel initiates transfers as soon as it is enabled by software by setting the Enable bit (EN) in the DMA\_CCRx register. The transfer stops once the DMA\_CNDTRx register reaches zero. Memory to Memory mode may not be used at the same time as Circular mode. #### Channel configuration procedure The following sequence should be followed to configure a DMA channelx (where x is the channel number). - Set the peripheral register address in the DMA\_CPARx register. The data will be moved from/ to this address to/ from the memory after the peripheral event. - Set the memory address in the DMA\_CMARx register. The data will be written to or read from this memory after the peripheral event. - Configure the total number of data to be transferred in the DMA\_CNDTRx register. After each peripheral event, this value will be decremented. - Configure the channel priority using the PL[1:0] bits in the DMA\_CCRx register. - Configure data transfer direction, circular mode, peripheral & memory incremented mode, peripheral & memory data size, and interrupt after half and/or full transfer in the DMA\_CCRx register. - Activate the channel by setting the ENABLE bit in the DMA\_CCRx register. As soon as the channel is enabled, it can serve any DMA request from the peripheral connected on the channel. Once half of the bytes are transferred, the half-transfer flag (HTIF) is set and an interrupt is generated if the Half-Transfer Interrupt Enable bit (HTIE) is set. At the end of the transfer, the Transfer Complete Flag (TCIF) is set and an interrupt is generated if the Transfer Complete Interrupt Enable bit (TCIE) is set. #### 11.3.4. Programmable data width, data alignment and endians When PSIZE and MSIZE are not equal, the DMA performs some data alignments as described in Table 11-1. Table 11-1 Programmable data width and endian behavior (when bits PINC = MINC = 1) | Source<br>port<br>width | Des-<br>tina-<br>tion<br>port<br>width | Number<br>of data<br>items to<br>transfer<br>(NDT) | Source content:<br>address / data | Transfer operations | Destination content: address / data | |-------------------------|----------------------------------------|----------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | 8 | 8 | 4 | 0x0/B0<br>0x1/B1<br>0x2/B2<br>0x3/B3 | 1: READ B0[7:0] @0x0 then WRITE B0[7:0] @0x0<br>2: READ B1[7:0] @0x1 then WRITE B1[7:0] @0x1<br>3: READ B2[7:0] @0x2 then WRITE B2[7:0] @0x2<br>4: READ B3[7:0] @0x3 then WRITE B3[7:0] @0x3 | 0x0/B0<br>0x1/B1<br>0x2/B2<br>0x3/B3 | | 8 | 16 | 4 | 0x0/B0<br>0x1/B1<br>0x2/B2<br>0x3/B3 | 1: READ B0[7:0] @0x0 then WRITE 00B0[15:0]<br>@0x0<br>2: READ B1[7:0] @0x1 then WRITE 00B1[15:0]<br>@0x2<br>3: READ B3[7:0] @0x2 then WRITE 00B2[15:0]<br>@0x4<br>4: READ B4[7:0] @0x3 then WRITE 00B3[15:0]<br>@0x6 | 0x0/00B0<br>0x2/00B1<br>0x4/00B2<br>0x6/00B3 | | 8 | 32 | 4 | 0x0/B0<br>0x1/B1<br>0x2/B2<br>0x3/B3 | 1: READ B0[7:0] @0x0 then WRITE 000000B0[31:0] @0x0 2: READ B1[7:0] @0x1 then WRITE 000000B1[31:0] @0x4 3: READ B3[7:0] @0x2 then WRITE 000000B2[31:0] @0x8 4: READ B4[7:0] @0x3 then WRITE 000000B3[31:0] @0xC | 0x0/000000B0<br>0x4/00000B1<br>0x8/000000B2<br>0xC/000000B3 | | 16 | 8 | 4 | 0x0/B1B0<br>0x2/B3B2<br>0x4/B5B4<br>0x6/B7B6 | 1: READ B1B0[15:0] @0x0 then WRITE B0[7:0] @0x0 2: READ B3B2[15:0] @0x2 then WRITE B2[7:0] @0x1 | 0x0/B0<br>0x1/B2<br>0x2/B4<br>0x3/B6 | | Source<br>port<br>width | Des-<br>tina-<br>tion<br>port<br>width | Number<br>of data<br>items to<br>transfer<br>(NDT) | Source content:<br>address / data | Transfer operations | Destination<br>content:<br>address / data | |-------------------------|----------------------------------------|----------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------| | | | | | 3: READ B5B4[15:0] @0x4 then WRITE B4[7:0] @0x2<br>4: READ B7B6[15:0] @0x6 then WRITE B6[7:0] @0x3 | | | 16 | 16 | 4 | 0x0/B1B0<br>0x2/B3B2<br>0x4/B5B4<br>0x6/B7B6 | 1: READ B1B0[15:0] @0x0 then WRITE B1B0[15:0]<br>@0x0<br>2: READ B3B2[15:0] @0x2 then WRITE B3B2[15:0]<br>@0x2<br>3: READ B5B4[15:0] @0x4 then WRITE B5B4[15:0]<br>@0x4<br>4: READ B7B6[15:0] @0x6 then WRITE B7B6[15:0]<br>@0x6 | 0x0/B1B0<br>0x2/B3B2<br>0x4/B5B4<br>0x6/B7B6 | | 16 | 32 | 4 | 0x0/B1B0<br>0x2/B3B2<br>0x4/B5B4<br>0x6/B7B6 | 1: READ B1B0[15:0] @0x0 then WRITE 0000B1B0[31:0] @0x0 2: READ B3B2[15:0] @0x2 then WRITE 0000B3B2[31:0] @0x4 3: READ B5B4[15:0] @0x4 then WRITE 0000B5B4[31:0] @0x8 4: READ B7B6[15:0] @0x6 then WRITE 0000B7B6[31:0] @0xC | 0x0/0000B1B0<br>0x4/000B3B2<br>0x8/0000B5B4<br>0xC/0000B7B6 | | 32 | 8 | 4 | 0x0/B3B2B1B0<br>0x4/B7B6B5B4<br>0x8/BBBAB9B8<br>0xC/BFBEB-<br>DBC | 1: READ B3B2B1B0[31:0] @0x0 then WRITE B0[7:0] @0x0 2: READ B7B6B5B4[31:0] @0x4 then WRITE B4[7:0] @0x1 3: READ BBBAB9B8[31:0] @0x8 then WRITE B8[7:0] @0x2 4: READ BFBEBDBC[31:0] @0xC then WRITE BC[7:0] @0x3 | 0x0/B0<br>0x1/B4<br>0x2/B8<br>0x3/BC | | 32 | 16 | 4 | 0x0/B3B2B1B0<br>0x4/B7B6B5B4<br>0x8/BBBAB9B8<br>0xC/BFBEB-<br>DBC | 1: READ B3B2B1B0[31:0] @0x0 then WRITE B1B0[7:0] @0x0 2: READ B7B6B5B4[31:0] @0x4 then WRITE B5B4[7:0] @0x1 3: READ BBBAB9B8[31:0] @0x8 then WRITE B9B8[7:0] @0x2 4: READ BFBEBDBC[31:0] @0xC then WRITE BDBC[7:0] @0x3 | 0x0/B1B0<br>0x2/B5B4<br>0x4/B9B8<br>0x6/BDBC | | 32 | 32 | 4 | 0x0/B3B2B1B0<br>0x4/B7B6B5B4<br>0x8/BBBAB9B8<br>0xC/BFBEB-<br>DBC | 1: READ B3B2B1B0[31:0] @0x0 then WRITE B3B2B1B0[31:0] @0x0 2: READ B7B6B5B4[31:0] @0x4 then WRITE B7B6B5B4[31:0] @0x4 3: READ BBBAB9B8[31:0] @0x8 then WRITE BBBAB9B8[31:0] @0x8 4: READ BFBEBDBC[31:0] @0xC then WRITE BFBEBDBC[31:0] @0xC | 0x0/B3B2B1B0<br>0x4/B7B6B5B4<br>0x8/BBBAB9B8<br>0xC/BFBEBDBC | ### Addressing an AHB peripheral that does not support byte or halfword write operations When the DMA initiates an AHB byte or halfword write operation, the data are duplicated on the unused lanes of the HWDATA[31:0] bus. So when the used AHB slave peripheral does not support byte or halfword write operations (when HSIZE is not used by the peripheral) and does not generate any error, the DMA writes the 32 HWDATA bits as shown in the two examples below: - To write the halfword "0xABCD", the DMA sets the HWDATA bus to "0xABCDABCD" with HSIZE = HalfWord - To write the byte "0xAB", the DMA sets the HWDATA bus to "0xABABABAB" with HSIZE = Byte Assuming that the AHB/APB bridge is an AHB 32-bit slave peripheral that does not take the HSIZE data into account, it will transform any AHB byte or halfword operation into a 32-bit APB operation in the following manner: - An AHB byte write operation of the data "0xB0" to 0x0 (or to 0x1, 0x2 or 0x3) will be converted to an APB word write operation of the data "0xB0B0B0B0" to 0x0 ■ An AHB halfword write operation of the data "0xB1B0" to 0x0 (or to 0x2) will be converted to an APB word write operation of the data "0xB1B0B1B0" to 0x0 For instance, to write the APB backup registers (16-bit registers aligned to a 32-bit address boundary), the memory source size (MSIZE) must be configured to "16-bit" and the peripheral destination size (PSIZE) to "32-bit". #### 11.3.5. Error management A DMA transfer error can be generated by reading from or writing to a reserved address space. When a DMA transfer error occurs during a DMA read or a write access, the faulty channel is automatically disabled through a hardware clear of its EN bit in the corresponding Channel configuration register (DMA\_CCRx). The channel's transfer error interrupt flag (TEIF) in the DMA\_IFR register is set and an interrupt is generated if the transfer error interrupt enable bit (TEIE) in the DMA\_CCRx register is set. #### 11.3.6. DMA Interrupts An interrupt can be produced on a Half-transfer, Transfer complete or Transfer error for each DMA channel. Separate interrupt enable bits are available for flexibility. Table 11-2 DMA interrupt requests | Interrput event | Event flag | Enable Control bit | |-------------------|------------|--------------------| | Half-transfer | HTIF | HTIE | | Transfer complete | TCIF | TCIE | | Transfer error | TEIE | TEIE | When the DMA\_CNDTRx register is 1, the HTIFx bit will not be set, and the TCIFx bit will be set when the transfer is complete. #### 11.3.7. DMA request mapping Table 11-3 Summary of DMA1 requests for each channel | Peripherals | Channel 1 | Channel 2 | Channel 3 | |-------------|-----------|-----------|-----------| | ADC | ADC | ADC | ADC | | SPI | SPI_RX | SPI_RX | SPI_RX | | | SPI_TX | SPI_TX | SPI_TX | | USART | USART1_RX | USART1_RX | USART1_RX | | | USART1_TX | USART1_TX | USART1_TX | | | USART2_RX | USART2_RX | USART2_RX | | | USART2_TX | USART2_TX | USART2_TX | | I2C | I2C_RX | I2C_RX | I2C_RX | | | I2C_TX | I2C_TX | I2C_TX | | TIM1 | TIM1_CH1 | TIM1_CH1 | TIM1_CH1 | | | TIM1_CH2 | TIM1_CH2 | TIM1_CH2 | | | TIM1_CH3 | TIM1_CH3 | TIM1_CH3 | | | TIM1_CH4 | TIM1_CH4 | TIM1_CH4 | | | TIM1_UP | TIM1_UP | TIM1_UP | | | TIM1_TRIG | TIM1_TRIG | TIM1_TRIG | | | TIM1_COM | TIM1_COM | TIM1_COM | | TIM3 | TIM3_CH1 | TIM3_CH1 | TIM3_CH1 | | | TIM3_CH2 | TIM3_CH2 | TIM3_CH2 | | | TIM3_CH3 | TIM3_CH3 | TIM3_CH3 | | | TIM3_CH4 | TIM3_CH4 | TIM3_CH4 | | | TIM3_UP | TIM3_UP | TIM3_UP | | | TIM3_TRIG | TIM3_TRIG | TIM3_TRIG | | TIM16 | TIM16_CH1 | TIM16_CH1 | TIM16_CH1 | | | TIM16_UP | TIM16_UP | TIM16_UP | | TIM17 | TIM17_CH1 | TIM17_CH1 | TIM17_CH1 | | | TIM17_UP | TIM17_UP | TIM17_UP | ## 11.4. DMA registers ## 11.4.1. DMA interrupt status register (DMA\_ISR) Address offset: 0x00 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------------|--------------|--------------|--------------|------------|------------|-----------|----------------|------------------|----------------|-----------|-----------------|-----------|----------------|-----------|-----------------| | Re | Re | Re | Re | Res | S | S | S | S | | | | | | | | | | 4 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | <b>15</b> Re | <b>14</b> Re | <b>13</b> Re | <b>12</b> Re | 11<br>TEIF | 10<br>HTIF | 9<br>TCIF | 8<br>GIF | <b>7</b><br>TEIF | 6<br>HTIF | 5<br>TCIF | <b>4</b><br>GIF | 3<br>TEIF | 2<br>HTIF | 1<br>TCIF | <b>0</b><br>GIF | | | | | | | _ | - | <b>8</b> GIF 3 | <b>7</b> TEIF 2 | 6<br>HTIF<br>2 | - | - | TEIF | 2<br>HTIF<br>1 | TCIF<br>1 | | | | | | Reset | | |-------|----------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | R/W | Value | Function | | 31:12 | Reserved | - | - | Reserved | | 11 | TEIF3 | R | 0 | Channel 3 transfer error flag This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No transfer error (TE) on channel 3 (TE) 1: A transfer error (TE) occurred on channel 3 (TE) | | 10 | HTIF3 | R | 0 | Channel 3 half transfer flag This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No half transfer (HT) event on channel 3 1: A half transfer (HT) event occurred on channel 3 | | 9 | TCIF3 | R | 0 | Channel 3 transfer complete flag This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No transfer complete (TC) event on channel 3 1: A transfer complete (TC) event occurred on channel 3 | | 8 | GIF3 | R | 0 | Channel 3 global interrupt flag This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No TE, HT or TC event on channel 3 1: A TE, HT or TC event occurred on channel 3 | | 7 | TEIF2 | R | 0 | Channel 2 transfer error flag This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No transfer error (TE) on channel 2 (TE) 1: A transfer error (TE) occurred on channel 2 (TE) | | 6 | HTIF2 | R | 0 | Channel 2 half transfer flag This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No half transfer (HT) event on channel 2 1: A half transfer (HT) event occurred on channel 2 | | 5 | TCIF2 | R | 0 | Channel 2 transfer complete flag This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No transfer complete (TC) event on channel 2 1: A transfer complete (TC) event occurred on channel 2 | | 4 | GIF2 | R | 0 | Channel 2 global interrupt flag | | Bit | Name | R/W | Reset<br>Value | Function | |-----|-------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No TE, HT or TC event on channel 2 1: A TE, HT or TC event occurred on channel 2 | | 3 | TEIF1 | R | 0 | Channel 1 transfer error flag This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No transfer error (TE) on channel 1 (TE) 1: A transfer error (TE) occurred on channel 1 (TE) | | 2 | HTIF1 | R | 0 | Channel 1 half transfer flag This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No half transfer (HT) event on channel 1 1: A half transfer (HT) event occurred on channel 1 | | 1 | TCIF1 | R | 0 | Channel 1 transfer complete flag This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No transfer complete (TC) event on channel 1 1: A transfer complete (TC) event occurred on channel 1 | | 0 | GIF1 | R | 0 | Channel 1 global interrupt flag This bit is set by hardware. It is cleared by software writing 1 to the corresponding bit in the DMA_IFCR register. 0: No TE, HT or TC event on channel 1 1: A TE, HT or TC event occurred on channel 1 | # 11.4.2. DMA interrupt flag clear register (DMA\_IFCR) Address offset: 0x04 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|------|------|------|-----|------|------|------|-----|------|------|------|-----| | Re | Re | Re | Re | Res | s | S | S | S | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | Re | Re | Re | CTEI | CHTI | CTCI | CGI | CTEI | CHTI | CTCI | CGI | CTEI | CHTI | CTCI | CGI | | S | s | S | S | F3 | F3 | F3 | F3 | F2 | F2 | F2 | F2 | F1 | F1 | F1 | F1 | | | | | | W | W | W | W | W | W | W | W | W | W | W | W | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | Reserved | - | - | Reserved | | 11 | CTEIF3 | W | 0 | Channel 3 transfer error clear This bit is set and cleared by software. 0: No effect 1: Clears the corresponding TEIF flag in the DMA_ISR register | | 10 | CHTIF3 | W | 0 | Channel 3 half transfer clear This bit is set and cleared by software. 0: No effect 1: Clears the corresponding HTIF flag in the DMA_ISR register | | 9 | CTCIF3 | W | 0 | Channel 3 transfer complete clear This bit is set and cleared by software. 0: No effect 1: Clears the corresponding TCIF flag in the DMA_ISR register | | 8 | CGIF3 | W | 0 | Channel 3 global interrupt clear This bit is set and cleared by software. 0: No effect | | Bit | Name | R/W | Reset Value | Function | |-----|--------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 1: Clears the GIF, TEIF, HTIF and TCIF flags in the DMA_ISR register | | 7 | CTEIF2 | W | 0 | Channel 2 transfer error clear This bit is set and cleared by software. 0: No effect 1: Clears the corresponding TEIF flag in the DMA_ISR register | | 6 | CHTIF2 | W | 0 | Channel 2 half transfer clear This bit is set and cleared by software. 0: No effect 1: Clears the corresponding HTIF flag in the DMA_ISR register | | 5 | CTCIF2 | W | 0 | Channel 2 transfer complete clear This bit is set and cleared by software. 0: No effect 1: Clears the corresponding TCIF flag in the DMA_ISR register | | 4 | CGIF2 | W | 0 | Channel 2 global interrupt clear This bit is set and cleared by software. 0: No effect 1: Clears the GIF, TEIF, HTIF and TCIF flags in the DMA_ISR register | | 3 | CTEIF1 | W | 0 | Channel 1 transfer error clear This bit is set and cleared by software. 0: No effect 1: Clears the corresponding TEIF flag in the DMA_ISR register | | 2 | CHTIF1 | W | 0 | Channel 1 half transfer clear This bit is set and cleared by software. 0: No effect 1: Clears the corresponding HTIF flag in the DMA_ISR register | | 1 | CTCIF1 | W | 0 | Channel 1 transfer complete clear This bit is set and cleared by software. 0: No effect 1: Clears the corresponding TCIF flag in the DMA_ISR register | | 0 | CGIF1 | W | 0 | Channel 1 global interrupt clear This bit is set and cleared by software. 0: No effect 1: Clears the GIF, TEIF, HTIF and TCIF flags in the DMA_ISR register | # 11.4.3. DMA channel 1 configuration register (DMA\_CCR1) Address offset: 0x08 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|--------|-----|------|------|-------|------|-------|-----|-----|-----|-----|-----|-----|-----|----| | Re | Res | Re | Re | Res | Res | Res | Re | Res | Res | Res | Re | Res | Res | Res | Re | | S | | s | S | | | | S | | | | S | | | | S | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | MEM2ME | PL[ | 1:0] | MSIZ | E[1:0 | PSIZ | E[1:0 | MIN | PIN | CIR | DIR | TEI | HTI | TCI | EN | | S | M | _ | _ | | ] | ] | ] | С | С | С | | Е | Е | Е | | | | RW | R | RW | | | W | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 31:15 | Reserved | - | - | Reserved | | 14 | MEM2MEM | RW | 0 | Channel 1 Memory to memory mode This bit is set and cleared by software. 0: Memory to memory mode disabled 1: Memory to memory mode enabled | | 13:12 | PL[1:0] | RW | 0 | Channel 1 priority level These bits are set and cleared by software. 00: Low | | Bit | Name | R/W | Reset Value | Function | |-------|-------------|------|-------------|----------------------------------------------| | | | | | 01: Medium | | | | | | 10: High | | | | | | 11: Very high | | | | | | Channel 1 Memory size | | | | | | These bits are set and cleared by software. | | 11:10 | MSIZE[1:0] | RW | 0 | 00: 8-bits | | 11.10 | WOIZE[1.0] | 1200 | | 01: 16-bits | | | | | | 10: 32-bits | | | | | | 11: Reserved | | | | | | Channel 1 Peripheral size | | | | | | These bits are set and cleared by software. | | 9:8 | PSIZE[1:0] | RW | 0 | 00: 8-bits | | 3.0 | 1 0122[1.0] | 1200 | | 01: 16-bits | | | | | | 10: 32-bits | | | | | | 11: Reserved | | | | | | Channel 1 Memory increment mode | | 7 | MINC | RW | 0 | This bit is set and cleared by software. | | , | WIIIVO | IXVV | | 0: Memory increment mode disabled | | | | | | 1: Memory increment mode enabled | | | | | | Channel 1 Peripheral increment mode | | 6 | PINC | RW | 0 | This bit is set and cleared by software. | | | 1 1110 | IXVV | | Peripheral increment mode disabled | | | | | | Peripheral increment mode enabled | | | | | | Channel 1 Circular mode | | 5 | CIRC | RW | 0 | This bit is set and cleared by software. | | | Onto | 1200 | | 0: Circular mode disabled | | | | | | 1: Circular mode enabled | | | | | | Channel 1 Data transfer direction | | 4 | DIR | RW | 0 | This bit is set and cleared by software. | | | Dire | 1200 | | 0: Read from peripheral | | | | | | 1: Read from memory | | | | | | Channel 1 Transfer error interrupt enable | | 3 | TEIE | RW | 0 | This bit is set and cleared by software. | | | 1 = 1 = | 1000 | | 0: TE interrupt disabled | | | | | | 1: TE interrupt enabled | | | | | | Channel 1 Half transfer interrupt enable | | 2 | HTIE | RW | 0 | This bit is set and cleared by software. | | _ | | | | 0: HT interrupt disabled | | | | | | 1: HT interrupt enabled | | | | | | Channel 1 Transfer complete interrupt enable | | 1 | TCIE | RW | 0 | This bit is set and cleared by software. | | | . 5.2 | | | 0: TC interrupt disabled | | | | | | 1: TC interrupt enabled | | | | | | Channel 1 Channel enable | | 0 | EN | RW | 0 | This bit is set and cleared by software. | | | =,, | | | 0: Channel disabled | | | | | | 1: Channel enabled | ## 11.4.4. DMA channel 1 number of data register (DMA\_CNDTR1) Address offset: 0x0C | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|------|-------|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | NDT[ | 15:0] | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | - | - | Reserved | | 15:0 | NDT[15:0] | RW | 0 | channel 1 Number of data to transfer<br>Number of data to be transferred (0 up to<br>65535). This register can only be written when<br>the channel is disabled. Once the channel is en- | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | abled, this register is read-only, indicating the remaining bytes to be transmitted. This register decrements after each DMA transfer. Once the transfer is completed, this register can either stay at zero or be reloaded automatically by the value previously programmed if the channel is configured in autoreload mode. If this register is zero, no transaction can be served whether the channel is enabled or not. | ### 11.4.5. DMA channel 1 peripheral address register (DMA\_CPAR1) Address offset: 0x10 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|----|--------|----|----|----|----|----------|----|----| | | | | | | | | PA | 31:16] | | | | | <b>7</b> | | | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | PA | [15:0] | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | PA[31:0] | RW | 0 | channel 1 Peripheral address Base address of the peripheral data register from/to which the data will be read/written. When PSIZE is 01 (16-bit), the PA[0] bit is ignored. Access is automatically aligned to a halfword address. When PSIZE is 10 (32-bit), PA[1:0] are ignored. Access is automatically aligned to a word address. | ### 11.4.6. DMA channel 1 memory address register (DMA\_CMAR1) Address offset: 0x14 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|----|---------|----|----|----|----|----|----|----| | | | | | | | | MA | [31:16] | | | | | | | | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | MA | [15:0] | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | MA[31:0] | RW | 0 | Channel 1 Memory address Base address of the memory area from/to which the data will be read/written. When MSIZE is 01 (16-bit), the MA[0] bit is ig- nored. Access is automatically aligned to a half- word address. When MSIZE is 10 (32-bit), MA[1:0] are ignored. Access is automatically aligned to a word address. | ### 11.4.7. DMA channel 2 configuration register (DMA\_CCR2) Address offset: 0x1C | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|-----|----|----|-----|-----|-----|----|-----|-----|-----|----|-----|-----|-----|----| | Re | Res | Re | Re | Res | Res | Res | Re | Res | Res | Res | Re | Res | Res | Res | Re | | S | | S | s | | | | S | | | | S | | | | S | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|--------|-----|------|------|-------|------|-------|-----|-----|-----|-----|-----|-----|-----|----| | Re | MEM2ME | PL[ | 1:0] | MSIZ | E[1:0 | PSIZ | E[1:0 | MIN | PIN | CIR | DIR | TEI | HTI | TCI | EN | | s | M | _ | | | ] | | - | С | С | С | | Е | E | E | | | | RW | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:15 | Reserved | - | - | Reserved | | 14 | MEM2MEM | RW | 0 | Channel 2 set and cleared by software. 0: Memory to memory mode disabled 1: Memory to memory mode enabled | | 1312 | PL[1:0] | RW | 0 | Channel 2 priority level These bits are set and cleared by software. 00: Low 01: Medium 10: High 11: Very high | | 11:10 | MSIZE[1:0] | RW | 0 | Channel 2 Memory size These bits are set and cleared by software. 00: 8-bits 01: 16-bits 10: 32-bits 11: Reserved | | 9:8 | PSIZE[1:0] | RW | 0 | Channel 2 Peripheral size These bits are set and cleared by software. 00: 8-bits 01: 16-bits 10: 32-bits 11: Reserved | | 7 | MINC | RW | 0 | Channel 2 Memory increment mode This bit is set and cleared by software. 0: Memory increment mode disabled 1: Memory increment mode enabled | | 6 | PINC | RW | 0 | Channel 2 Peripheral increment mode This bit is set and cleared by software. 0: Peripheral increment mode disabled 1: Peripheral increment mode enabled | | 5 | CIRC | RW | 0 | Channel 2 Circular mode This bit is set and cleared by software. 0: Circular mode disabled 1: Circular mode enabled | | 4 | DIR | RW | 0 | Channel 2 Data transfer direction This bit is set and cleared by software. 0: Read from peripheral 1: Read from memory | | 3 | TEIE | RW | 0 | Channel 2 Transfer error interrupt enable This bit is set and cleared by software. 0: TE interrupt disabled 1: TE interrupt enabled | | 2 | HTIE | RW | 0 | Channel 2 Half transfer interrupt enable This bit is set and cleared by software. 0: HT interrupt disabled 1: HT interrupt enabled | | 1 | TCIE | RW | 0 | Channel 2 Transfer complete interrupt enable This bit is set and cleared by software. 0: TC interrupt disabled 1: TC interrupt enabled | | 0 | EN | RW | 0 | Channel 2 Channel enable This bit is set and cleared by software. 0: Channel disabled 1: Channel enabled | # 11.4.8. DMA channel 2 number of data register (DMA\_CNDTR2) Address offset: 0x20 | L | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | Res | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|----|------|-------|----|----|----|----|----|----|----| | | | | | | | | NDT[ | 15:0] | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | - | - | Reserved | | 15:0 | NDT[15:0] | RW | 0 | channel 2 Number of data to transfer Number of data to be transferred (0 up to 65535). This register can only be written when the channel is disabled. Once the channel is enabled, this register is read-only, indicating the remaining bytes to be transmitted. This register decrements after each DMA transfer. Once the transfer is completed, this register can either stay at zero or be reloaded automatically by the value previously programmed if the channel is configured in autoreload mode. If this register is zero, no transaction can be served whether the channel is enabled or not. | # 11.4.9. DMA channel 2 peripheral address register (DMA\_CPAR2) Address offset: 0x24 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|----|---------|----|----|----|----|----|----|----| | | | | | | | | PA | [31:16] | | | | | | | | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | PA | [15:0] | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | PA[31:0] | RW | 0 | channel 2 Peripheral address Base address of the peripheral data register from/to which the data will be read/written. When PSIZE is 01 (16-bit), the PA[0] bit is ig- nored. Access is automatically aligned to a half- word address. When PSIZE is 10 (32-bit), PA[1:0] are ignored. Access is automatically aligned to a word address. | ## 11.4.10. DMA channel 2 memory address register (DMA\_CMAR2) Address offset: 0x28 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|----|---------|----|----|----|----|----|----|----| | | | | | | | | MA | [31:16] | | | | | | | | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | MA | [15:0] | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | MA[31:0] | RW | 0 | Channel 2 Memory address Base address of the memory area from/to which the data will be read/written. When MSIZE is 01 (16-bit), the MA[0] bit is ig- nored. Access is automatically aligned to a half- word address. When MSIZE is 10 (32-bit), MA[1:0] are ignored. Access is automatically aligned to a word address. | ## 11.4.11. DMA channel 3 configuration register (DMA\_CCR3) Address offset: 0x30 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|--------|-----|------|------|-------|------|-------|-----|-----|-----|-----|-----|-----|-----|----| | Re | Res | Re | Re | Res | Res | Res | Re | Res | Res | Res | Re | Res | Res | Res | Re | | S | | S | S | | | | S | | | | S | | | | S | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | MEM2ME | PL[ | 1:0] | MSIZ | E[1:0 | PSIZ | E[1:0 | MIN | PIN | CIR | DIR | TEI | HTI | TCI | EN | | S | M | | | | | ] | ] | С | С | С | | E | E | Е | | | | RW | R | RW | | | W | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:15 | Reserved | - | - | Reserved | | 14 | MEM2MEM | RW | 0 | Channel 3 set and cleared by software. 0: Memory to memory mode disabled 1: Memory to memory mode enabled | | 13:12 | PL[1:0] | RW | 0 | Channel 3 priority level These bits are set and cleared by software. 00: Low 01: Medium 10: High 11: Very high | | 11:10 | MSIZE[1:0] | RW | 0 | Channel 3 Memory size These bits are set and cleared by software. 00: 8-bits 01: 16-bits 10: 32-bits 11: Reserved | | 9:8 | PSIZE[1:0] | RW | 0 | Channel 3 Peripheral size These bits are set and cleared by software. 00: 8-bits 01: 16-bits 10: 32-bits 11: Reserved | | 7 | MINC | RW | 0 | Channel 3 Memory increment mode This bit is set and cleared by software. 0: Memory increment mode disabled 1: Memory increment mode enabled | | 6 | PINC | RW | 0 | Channel 3 Peripheral increment mode This bit is set and cleared by software. 0: Peripheral increment mode disabled 1: Peripheral increment mode enabled | | 5 | CIRC | RW | 0 | Channel 3 Circular mode This bit is set and cleared by software. 0: Circular mode disabled 1: Circular mode enabled | | 4 | DIR | RW | 0 | Channel 3 Data transfer direction This bit is set and cleared by software. 0: Read from peripheral 1: Read from memory | | 3 | TEIE | RW | 0 | Channel 3 Transfer error interrupt enable This bit is set and cleared by software. 0: TE interrupt disabled 1: TE interrupt enabled | | 2 | HTIE | RW | 0 | Channel 3 Half transfer interrupt enable This bit is set and cleared by software. 0: HT interrupt disabled 1: HT interrupt enabled | | 1 | TCIE | RW | 0 | Channel 3 Transfer complete interrupt enable This bit is set and cleared by software. 0: TC interrupt disabled 1: TC interrupt enabled | | 0 | EN | RW | 0 | Channel 3 Channel enable | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|------------------------------------------| | | | | | This bit is set and cleared by software. | | | | | | 0: Channel disabled | | | | | | 1: Channel enabled | ### 11.4.12. DMA channel 3 number of data register (DMA\_CNDTR3) Address offset: 0x34 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|--------------------|-------------------|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | _ | | _ | | _ | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | <b>8</b><br> NDT[ | <b>7</b><br>15:0] | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit | Name | R/W | Reset Value | Function | |--------|-----------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31: 16 | Reserved | | - | Reserved | | 15: 0 | NDT[15:0] | RW | 0 | channel 3 Number of data to transfer Number of data to be transferred (0 up to 65535). This register can only be written when the channel is disabled. Once the channel is enabled, this register is read-only, indicating the remaining bytes to be transmitted. This register decrements after each DMA transfer. Once the transfer is completed, this register can either stay at zero or be reloaded automatically by the value previously programmed if the channel is configured in autoreload mode. If this register is zero, no transaction can be served whether the channel is enabled or not. | ## 11.4.13. DMA channel 3 peripheral address register (DMA\_CPAR3) Address offset: 0x38 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|----|---------|----|----|----|----|----|----|----| | | | | | | | | PA | [31:16] | | | | | | | | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | PΑ | [15:0] | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | PA[31:0] | RW | 0 | channel 3 Peripheral address Base address of the peripheral data register from/to which the data will be read/written. When PSIZE is 01 (16-bit), the PA[0] bit is ignored. Access is automatically aligned to a halfword address. When PSIZE is 10 (32-bit), PA[1:0] are ignored. Access is automatically aligned to a word address. | ### 11.4.14. DMA channel 3 memory address register (DMA\_CMAR3) Address offset: 0x3C | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|----|---------|----|----|----|----|----|----|----| | | | | | | | | MA | [31:16] | | | | | | | | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | MA | (15:01 | | | | | | | | | RW |----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | MA[31:0] | RW | 0 | Channel 3 Memory address Base address of the memory area from/to which the data will be read/written. When MSIZE is 01 (16-bit), the MA[0] bit is ig- nored. Access is automatically aligned to a half- word address. When MSIZE is 10 (32-bit), MA[1:0] are ignored. Access is automatically aligned to a word address. | ## 11.4.15. DMA register map | | <del>1</del> . 1 J. | | | | - 5 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------|-------|---------|----------|------------------|------------|-------|------------|-------------|--------|-------|-------|-------|--------|-------|-------|---------| | O ff s et | Regi<br>ster | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0<br>x | DM<br>A_IS<br>R | Res. TEIF3 | HTIF3 | TCIF3 | GIF3 | TEIF2 | HTIF2 | TCIF2 | GIF2 | TEIF1 | HTIF1 | TCIF1 | GIF1 | | 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | DM<br>A_IF<br>CR | Res. TEIF3 | CHTIF | CTCIF | CGIF3 | CTEIF2 | CHTIF | CTCIF | CGIF2 | CTEIF1 | CHTIF | CTCIF | CGIF1 | | 0 4 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | DM<br>A_C<br>CR1 | Res. MEM2MEM | DI [1-0] | - I | MSIZE[1:0] | | DOIZEIO.81 | - OIZE[3.0] | MINC | PINC | CIRC | DIR | TEIE | HTE | TCIE | Ш | | 8 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | DM<br>A_C<br>NDT<br>R1 | Res. | | | | | | N | DT[ | 15:0 | )] | | | | | | | | 0<br>C | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | DM<br>A_C<br>PAR<br>1 | | | | | | | | | | | | | | | F | PA[3 | 31:0] | | | | | | | | | | | | | | | | | 1 0 | Re-<br>set<br>valu<br>e | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | DM<br>A_C<br>MA<br>R1 | | | | | | | | | | | | | | | N | //A[3 | 31:0 | | I | · | | · | | l | · | | I | | | l | | | | 1 4 | Re-<br>set<br>valu<br>e | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1<br>8 | Re-<br>serv<br>ed | Res. | 0<br>x<br>1<br>C | DM<br>A_C<br>CR2 | Res. MEM2MEM | [0·11] | -<br>-<br>-<br>- | MSIZEI1-01 | [0:-] | D017E[0.8] | - OIZE[9.0] | MINC | PINC | CIRC | DIR | TEIE | H | TCIE | N<br>EN | | O<br>ff<br>s<br>et | Regi<br>ster | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|-------------------------|------|------|------|------|------|------|----------|------|------|------|------|------|------|------|------|------|-------|---------|----------|------|-------------|-----------|------------|-----------|------|------|------|------|------|------|------|------| | | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | DM<br>A_C<br>NDT<br>R2 | Res. | | | | | | N | DT[ | 15:0 | )] | | | | | | | | 2 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | DM<br>A_C<br>PAR<br>2 | | | | | | | | I | | I | | | | | F | PA[3 | 31:0] | | | | | | | | | | | | | | | | | 2 4 | Re-<br>set<br>valu<br>e | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | DM<br>A_C<br>MA<br>R2 | | | | | | ! | <u> </u> | ! | | | | | ! | | N | /A[3 | 31:0 | ] | <u> </u> | | | | | | | | > | , | ! | | | | | x<br>2<br>8 | Re-<br>set<br>valu<br>e | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>2<br>C | Re-<br>serv<br>ed | Res. Res | Res. | 0<br>x | DM<br>A_C<br>CR3 | Res. MEM2MEM | DI [1-0] | | [0.17E14.0] | O ZE[ .0] | DCI7EI0.81 | O(2E[3.0] | MINC | PINC | CIRC | DIR | TEIE | HTIE | TCIE | EN | | 3 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | DM<br>A_C<br>NDT<br>R3 | Res. Res, | Res. | | | | | | N | DT[ | 15:0 | )] | | | | | | | | 3 4 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | DM<br>A_C<br>PAR<br>3 | | | | | | | | | | | | | I | | F | PA[3 | 31:0] | | <u> </u> | | | <u> </u> | | | | | | | I | | | | | 3 8 | Re-<br>set<br>valu<br>e | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | DM<br>A_C<br>MA<br>R3 | | | | | | | | | | Į. | | | | | N | /А[З | 31:0 | ] | | | | | | | | | | | | | | | | 3<br>C | Re-<br>set<br>valu<br>e | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 12. Interrupts and events ## 12.1. Nested vectored interrupt controller (NVIC) #### 12.1.1. NVIC main features - 32 maskable interrupt channels (not including the 16 ARM® Cortex®-M0 interrupt lines) - 4 programmable priority levels (2 bits of interrupt priority are used) - Low-latency exception and interrupt handling - Power management control - Implementation of System Control Registers The NVIC and the processor core interface are closely coupled, which enables low latency interrupt processing and efficient processing of late arriving interrupts. All interrupts including the core exceptions are managed by the NVIC. ### 12.1.2. SysTick calibration value register The SysTick calibration value is set to 6000, which gives a reference time base of 1 ms with the SysTick clock set to 6 MHz (max fHCLK/8). ### 12.1.3. Interrupt and exception vectors | Position | Priority | Type of priority | Acronym | Description | Address | |----------|----------|------------------|---------------------|------------------------------------------------------------------------------------------|-------------| | - | - | - | - | Reserved | 0x0000_0000 | | - | -3 | fixed | Reset | Reset | 0x0000_0004 | | - | -2 | fixed | NMI_Handler | Non maskable interrupt. The RCC Clock Security System (CSS) is linked to the NMI vector. | 0x0000_0008 | | - | -1 | fixed | HardFualt_Handler | All class of fault | 0x0000_000C | | - | 3 | settable | SVCall | System service call via SWI instruction | 0x0000_002C | | - | 5 | settable | PendSV | Pendable request for system service | 0x0000_0038 | | - | 6 | settable | SysTick | System tick timer | 0x0000_003C | | 0 | 7 | settable | WWDG | Window watchdog interrupt | 0x0000_0040 | | 1 | 8 | settable | PVD | Supply voltage detection interrupt (EXTI line 16) | 0x0000_0044 | | 2 | 9 | settable | RTC | RTC interrupt (combined EXTI lines 19) | 0x0000_0048 | | 3 | 10 | settable | Flash | Flash global interrupt | 0x0000_004C | | 4 | 11 | settable | RCC | RCC global interrupt | 0x0000_0050 | | 5 | 12 | settable | EXTIO_1 | EXTI line[1:0] interrupt | 0x0000_0054 | | 6 | 13 | settable | EXTI2_3 | EXTI line[3:2] interrupt | 0x0000_0058 | | 7 | 14 | settable | EXTI4_15 | EXTI line[15:4] interrupt | 0x0000_005C | | 8 | 15 | - | Reserved | Reserved | 0x0000_0060 | | 9 | 16 | settable | DMA_Channel1 | DMA channel 1 interrupt | 0x0000_0064 | | 10 | 17 | settable | DMA_Channel2_3 | DMA channel 2& channel 3 interrupt | 0x0000_0068 | | 11 | 18 | - | Reserved | Reserved | 0x0000_006C | | 12 | 19 | settable | ADC_COMP | ADC and COMP interrupts (COMP combined with EXTI 17 & 18) | 0x0000_0070 | | 13 | 20 | settable | TIM1_BRK_UP_TRG_COM | TIM1 break, update, trigger and commutation interrupt | 0x0000_0074 | | 14 | 21 | settable | TIM1_CC | TIM1 capture compare interrupt | 0x0000_0078 | | 15 | 22 | - | Reserved | Reserved | 0x0000_007C | | 16 | 23 | settable | TIM3 | TIM3 global interrupt | 0x0000_0080 | | 17 | 24 | settable | LPTIM1 | LPTIM interrupt | 0x0000_0084 | | 18 | 25 | - | Reserved | Reserved | 0x0000_0088 | | 19 | 26 | settable | TIM14 | TIM14 global interrupt | 0x0000_008C | | Position | Priority | Type of priority | Acronym | Description | Address | |----------|----------|------------------|----------|-------------------------|-------------| | 20 | 27 | - | Reserved | Reserved | 0x0000_0090 | | 21 | 28 | settable | TIM16 | TIM16 global interrupt | 0x0000_0094 | | 22 | 29 | settable | TIM17 | TIM17 global interrupt | 0x0000_0098 | | 23 | 30 | settable | I2C1 | I2C1 global interrupt | 0x0000_009C | | 24 | 31 | - | Reserved | Reserved | 0x0000_00A0 | | 25 | 32 | settable | SPI1 | SPI1 global interrupt | 0x0000_00A4 | | 26 | 33 | - | Reserved | Reserved | 0x0000_00A8 | | 27 | 34 | settable | USART1 | USART1 global interrupt | 0x0000_00AC | | 28 | 35 | settable | USART2 | USART2 global interrupt | 0x0000_00B0 | | 29 | 36 | - | - | - | 0x0000_00B4 | | 30 | 37 | - | Reserved | Reserved | 0x0000_00B8 | | 31 | 38 | - | Reserved | Reserved | 0x0000_00BC | The grayed cells (the address less than 0x0000 0040) correspond to the Cortex®-M0+ interrupts. ### 12.2. Extended interrupts and events controller (EXTI) The extended interrupt and event controller, through configurable (configurable) and direct (direct event) input (Lines), manages the CPU and system wake-up functions, and outputs the following request signals: - Interrupt request, sent to the int\_ctrl module to generate the IRQ of the CPU - Event request, event input to CPU (RXEV) - Wake-up request, sent to power management control module EXTI wakeup request allows the system to wake up from stop mode, interrupt request and event request can also be used in run mode. EXTI allows to manage up to 21 configurable/direct event lines (19 configurable event lines and 2 direct event lines). #### 12.2.1. EXTI main features - The system can wake up through GPIO and specified module (PVD/COMP/RTC/LPTIM) input events - Configurable events (from I/O, or peripherals with no state pending bits, peripherals that generate pulses) - Optional valid trigger edge (rising edge/falling edge) - Interrupt pending flag - Independent interrupt and event generation mask bit - Triggered by software - Direct events (peripherals with associated flags and interrupt pending status bits) - Fixed rising edge trigger - No interrupt pending bit in EXTI module - Independent interrupt and event generation mask bit - No software trigger ■ IO port selection ### 12.2.2. EXTI diagram Figure 12-1 EXTI diagram ### 12.2.3. EXTI connection between peripherals and CPU A peripheral that can generate a wake-up or interrupt event signal in stop mode is connected to the EXTI module. - A wake-up signal that generates a pulse, or has no interrupt status bits inside the peripheral, is connected to the configurable line of the EXTI module. At this time, the EXTI module generates an interrupt pending bit (this bit needs to be cleared), and the EXTI interrupt will be used as the interrupt signal of the CPU. - The interrupt and wake-up signal of the peripheral with the associated status bit (the bit is cleared in the peripheral) is connected to the wake-up trigger signal line of the EXTI module. - All GPIO ports are input to the EXTI MUX module, and can be selected as a system wake-up signal through configurable configuration. #### 12.2.4. EXTI configurable event trigger wake-up By configuring the EXTI SWIER1 register, software can trigger the wake-up function. There is a corresponding register configuration that triggers a rising edge or falling edge or a double edge to trigger a configurable type event. The hardware detects the input signal of the configurable type event according to the configuration, and generates a corresponding wake-up event or interrupt signal. The CPU has dedicated interrupt mask registers and event mask registers. The event generated to the CPU after the event is enabled. The only event input signal rxev that is output to the CPU after all events to the CPU are OR'ed. Configurable type events have a unique interrupt pending request register, which is shared with the CPU. The pending register is only set when the CPU Interrupt Mask Register (EXTI\_IMR) is configured as unmasked. Each configurable type event corresponds to a CPU external interrupt signal (some will be multiplexed to the same CPU external interrupt signal). Configurable type event interrupt requires the CPU to confirm through the EXTI\_PR register (write 1 to clear). Note: When a bit of the interrupt pending register (EXTI\_PR) remains valid (not cleared), the system cannot enter the low power consumption mode. #### 12.2.5. EXTI direct type event input wakeup The direct type event will generate an interrupt in the EXTI module, and will generate an event signal to wake up the system and the CPU subsystem. When the CPU processes the interrupt generated by this type of trigger event, it needs to clear the interrupt status bit of the peripheral module. #### 12.2.6. External and internal interrupt/event line mapping The GPIOs are connected to the 16 external interrupt/event lines in the following manner: Figure 12-2 External interrupt/event GPIO mapping The remaining lines are connected as follow: | EXTI line | Line source | Line type | |-----------|---------------|--------------| | Line 0-15 | GPIO | configurable | | Line 16 | PVD output | Configurable | | Line 17 | COMP 1 output | Configurable | | Line 18 | COMP 2 output | Configurable | | Line 19 | RTC | Direct | | Line 20 | Reserved | | | Line 21 | Reserved | | | Line 22 | Reserved | | | Line 23 | Reserved | | | Line 24 | Reserved | | | Line 25 | Reserved | | | Line 26 | Reserved | | | Line 27 | Reserved | | | Line 28 | Reserved | | | Line 29 | LPTIM | Direct | ## 12.3. EXTI registers The registers of this peripheral can be accessed with word (32bit), half-word (16bit) and byte (8bit). ### 12.3.1. Rising trigger selection register (EXTI\_RTSR) Address offset: 0x00 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------------|------------------|------------------|------------------|------------------|------------------|---------|---------|---------------------|---------------------|---------------------|---------------------|---------|-----------------|----------|-----| | Res | Res | | Res | RT1 | RT1 | RT1 | | Kes | Kes | | Kes | Kes | Kes | Res | Kes | Kes | Kes | Kes | Kes | | 8 | 7 | 6 | | | | | | | | | | | | | | | RW | RW | RW | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | <b>15</b><br>RT1 | <b>14</b><br>RT1 | <b>13</b><br>RT1 | <b>12</b><br>RT1 | <b>11</b><br>RT1 | <b>10</b><br>RT1 | 9<br>RT | 8<br>RT | <b>7</b><br>RT | 6<br>RT | <b>5</b><br>RT | 4<br>RT | 3<br>RT | | 1<br>DT1 | | | _ | | _ | | | | | | <b>7</b><br>RT<br>7 | <b>6</b><br>RT<br>6 | <b>5</b><br>RT<br>5 | <b>4</b><br>RT<br>4 | | <b>2</b><br>RT2 | T<br>RT1 | RT0 | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-----------------------------------------------------------------------------------------| | 31:19 | Reserved | | | | | 18 | RT18 | RW | 0 | Configurable type EXTI line18 rising edge trigger configuration. 0: Disable 1: enable | | 17 | RT17 | RW | 0 | Configurable type EXTI line17 rising edge trigger configuration. 0: Disable 1: enable | | 16 | RT16 | RW | 0 | Configurable type EXTI line16 rising edge trigger configuration. 0: Disable 1: enable | | 15 | RT15 | RW | 0 | Configurable type EXTI line15 rising edge trigger configuration. 0: Disable 1: enable | | 14 | RT14 | RW | 0 | Configurable type EXTI line14 rising edge trigger configuration. 0: Disable 1: enable | | 13 | RT13 | RW | 0 | Configurable type EXTI line13 rising edge trigger configuration. 0: Disable 1: enable | | 12 | RT12 | RW | 0 | Configurable type EXTI line12 rising edge trigger configuration. 0: Disable 1: enable | | 11 | RT11 | RW | 0 | Configurable type EXTI line11 rising edge trigger configuration. 0: Disable 1: enable | | 10 | RT10 | RW | 0 | Configurable type EXTI line10 rising edge trigger configuration. | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|-----------------------------------------------------------------| | | | | | 0: Disable | | | | | | 1: enable | | | | | | Configurable type EXTI line9 rising edge trigger configuration. | | 9 | RT9 | RW | 0 | 0: Disable | | | | | | 1: enable | | | | | | Configurable type EXTI line8 rising edge trigger configuration. | | 8 | RT8 | RW | 0 | 0: Disable | | | | | | 1: enable | | | | | | Configurable type EXTI line7 rising edge trigger configuration. | | 7 | RT7 | RW | 0 | 0: Disable | | | | | | 1: enable | | | | | | Configurable type EXTI line6 rising edge trigger configuration. | | 6 | RT6 | RW | 0 | 0: Disable | | | | | | 1: enable | | | | | | Configurable type EXTI line5 rising edge trigger configuration. | | 5 | RT5 | RW | 0 | 0: Disable | | | | | | 1: enable | | | | | | Configurable type EXTI line4 rising edge trigger configuration. | | 4 | RT4 | RW | 0 | 0: Disable | | | | | | 1: enable | | | | | | Configurable type EXTI line3 rising edge trigger configuration. | | 3 | RT3 | RW | 0 | 0: Disable | | | | | | 1: enable | | | | | | Configurable type EXTI line2 rising edge trigger configuration. | | 2 | RT2 | RW | 0 | 0: Disable | | | | | | 1: enable | | | | | | Configurable type EXTI line1 rising edge trigger configuration. | | 1 | RT1 | RW | 0 | 0: Disable | | | | | | 1: enable | | | | | | Configurable type EXTI line0 rising edge trigger configuration. | | 0 | RT0 | RW | 0 | 0: Disable | | | | | | 1: enable | Configurable lines are edge-triggered, and glitches cannot be generated on these lines. If a rising edge occurs on the configurable interrupt line during a write to the EXTI\_RTSR register, the associated Pending bit is not set. Both rising and falling edges can be set on the same line, in which case both edges will generate a trigger condition. ### 12.3.2. Falling trigger selection register (EXTI\_FTSR) Address offset: 0x04 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------------------|-------------------|----------------|-------------------|-------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--------------|-----------------|------|-----------------| | Res FT18 | FT17 | FT16 | | | | | | | | | | | | | | | RW | RW | RW | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | <b>15</b><br>FT15 | <b>14</b><br>FT14 | <b>13</b> FT13 | <b>12</b><br>FT12 | <b>11</b><br>FT11 | <b>10</b><br>FT10 | <b>9</b><br>FT9 | <b>8</b><br>FT8 | <b>7</b><br>FT7 | <b>6</b><br>FT6 | <b>5</b><br>FT5 | <b>4</b><br>FT4 | <b>3</b> FT3 | <b>2</b><br>FT2 | fT1 | <b>O</b><br>FT0 | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|------------------------------------------------------------------------------------------| | 31:19 | Reserved | | - | | | 18 | FT18 | RW | 0 | Configurable type EXTI line18 falling edge trigger configuration. 0: Disable 1: enable | | 17 | FT17 | RW | 0 | Configurable type EXTI line17 falling edge trigger configuration. 0: Disable 1: enable | | 16 | FT16 | RW | 0 | Configurable type EXTI line16 falling edge trigger configuration. 0: Disable 1: enable | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|------------------------------------------------------------------------------------------| | 15 | FT15 | RW | 0 | Configurable type EXTI line15 falling edge trigger configuration. 0: Disable 1: enable | | 14 | FT14 | RW | 0 | Configurable type EXTI line14 falling edge trigger configuration. 0: Disable 1: enable | | 13 | FT13 | RW | 0 | Configurable type EXTI line13 falling edge trigger configuration. 0: Disable 1: enable | | 12 | FT12 | RW | 0 | Configurable type EXTI line12 falling edge trigger configuration. 0: Disable 1: enable | | 11 | FT11 | RW | 0 | Configurable type EXTI line11 falling edge trigger configuration. 0: Disable 1: enable | | 10 | FT10 | RW | 0 | Configurable type EXTI line10 falling edge trigger configuration. 0: Disable 1: enable | | 9 | FT9 | RW | 0 | Configurable type EXTI line9 falling edge trigger configuration. 0: Disable 1: enable | | 8 | FT8 | RW | 0 | Configurable type EXTI line8 falling edge trigger configuration. 0: Disable 1: enable | | 7 | FT7 | RW | 0 | Configurable type EXTI line7 falling edge trigger configuration. 0: Disable 1: enable | | 6 | FT6 | RW | 0 | Configurable type EXTI line6 falling edge trigger configuration. 0: Disable 1: enable | | 5 | FT5 | RW | 0 | Configurable type EXTI line5 falling edge trigger configuration. 0: Disable 1: enable | | 4 | FT4 | RW | 0 | Configurable type EXTI line4 falling edge trigger configuration. 0: Disable 1: enable | | 3 | FT3 | RW | 0 | Configurable type EXTI line3 falling edge trigger configuration. 0: Disable 1: enable | | 2 | FT2 | RW | 0 | Configurable type EXTI line2 falling edge trigger configuration. 0: Disable 1: enable | | 1 | FT1 | RW | 0 | Configurable type EXTI line1 falling edge trigger configuration. 0: Disable 1: enable | | 0 | FT0 | RW | 0 | Configurable type EXTI line0 falling edge trigger configuration. 0: Disable 1: enable | - 1. The external wakeup lines are edge triggered. No glitches must be generated on these lines. If a falling edge on an external interrupt line occurs during a write operation to the EXTI\_FTSR register, the pending bit is not set. - 2. Rising and falling edge triggers can be set for the same interrupt line. In this case, both generate a trigger condition. ### 12.3.3. Software interrupt event register (EXTI\_SWIER) Address offset: 0x08 **Reset value:** 0x0000 0000 | ١ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | ſ | Res SW1 | SW1 | SW1 | | | | | | | | | | | | | | | | 8 | 7 | 6 | | | | | | | | | | | | | | | RW | RW | RW | |-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|-----|-----|-----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SW1 | SW1 | SW1 | SW1 | SW1 | SW1 | SW SW2 | SW1 | SW0 | | 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | | | | | RW | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | Reserved | | - | | | 18 | SWI18 | RW | 0 | Configurable type EXTI line18 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 17 | SWI17 | RW | 0 | Configurable type EXTI line17 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 16 | SWI16 | RW | 0 | Configurable type EXTI line16 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 15 | SWI15 | RW | 0 | Configurable type EXTI line15 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 14 | SWI14 | RW | 0 | Configurable type EXTI line14 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 13 | SWI13 | RW | 0 | Configurable type EXTI line13 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 12 | SWI12 | RW | 0 | Configurable type EXTI line12 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 11 | SWI11 | RW | 0 | Configurable type EXTI line11 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 10 | SWI10 | RW | 0 | Configurable type EXTI line10 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | This bit is cleared by hardware, and a read returns 0 (after hard- | | 9 | SWI9 | RW | 0 | ware clearing) or configuration value (before hardware clearing) Configurable type EXTI line9 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 8 | SWI8 | RW | 0 | Configurable type EXTI line8 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 7 | SWI7 | RW | 0 | Configurable type EXTI line7 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 6 | SWI6 | RW | 0 | Configurable type EXTI line6 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 5 | SWI5 | RW | 0 | Configurable type EXTI line5 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 4 | SWI4 | RW | 0 | Configurable type EXTI line4 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 3 | SWI3 | RW | 0 | Configurable type EXTI line3 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 2 | SWI2 | RW | 0 | Configurable type EXTI line2 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 1 | SWI1 | RW | 0 | Configurable type EXTI line1 software rising edge trigger configuration. 0: No effect 1: Generate a rising edge trigger event, which in turn generates an interrupt This bit is cleared by hardware, and a read returns 0 (after hardware clearing) or configuration value (before hardware clearing) | | 0 | SWI0 | RW | 0 | Configurable type EXTI line0 software rising edge trigger configuration. 0: No effect | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|--------------------------------------------------------------------| | | | | | 1: Generate a rising edge trigger event, which in turn generates | | | | | | an interrupt | | | | | | This bit is cleared by hardware, and a read returns 0 (after hard- | | | | | | ware clearing) or configuration value (before hardware clearing) | ## 12.3.4. Pending register (EXTI\_PR) Address offset: 0x0C Reset value: undefined | | | | | | | | • | | | | | | | | | |------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Res PR1 | PR1 | PR1 | | | | | | | | | | | | | | | 8 | 7 | 6 | | | | | | | | | | | | | | | rc_w | rc_w | rc_w | | | | | | | | | | | | | | | 1 | 1 | 1 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PR1 | PR1 | PR1 | PR1 | PR1 | PR1 | PR9 | PR8 | PR7 | PR6 | PR5 | PR4 | PR3 | PR2 | PR1 | PR0 | | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | rc_w | 1 . | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|----------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | Reserved | reserved | • | | | 18 | PR18 | RC_W1 | 0 | Configurable type EXTI line18 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 17 | PR17 | RC_W1 | 0 | Configurable type EXTI line17 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 16 | PR16 | RC_W1 | 0 | Configurable type EXTI line16 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 15 | PR15 | RC_W1 | 0 | Configurable type EXTI line15 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 14 | PR14 | RC_W1 | 0 | Configurable type EXTI line14 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 13 | PR13 | RC_W1 | 0 | Configurable type EXTI line13 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | Bit | Name | R/W | Reset Value | Function | |-----|------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | PR12 | RC_W1 | 0 | Configurable type EXTI line12 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 11 | PR11 | RC_W1 | 0 | Configurable type EXTI line11 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 10 | PR10 | RC_W1 | 0 | Configurable type EXTI line10 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 9 | PR9 | RC_W1 | 0 | Configurable type EXTI line9 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 8 | PR8 | RC_W1 | 0 | Configurable type EXTI line8 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 7 | PR7 | RC_W1 | 0 | Configurable type EXTI line7 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 6 | PR6 | RC_W1 | 0 | Configurable type EXTI line6 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 5 | PR5 | RC_W1 | 0 | Configurable type EXTI line5 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 4 | PR4 | RC_W1 | 0 | Configurable type EXTI line4 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 3 | PR3 | RC_W1 | 0 | Configurable type EXTI line3 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, | | Bit | Name | R/W | Reset Value | Function | |-----|------|-------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Generate rising edge/falling edge/software trigger event request, | | 2 | PR2 | RC_W1 | 0 | Configurable type EXTI line2 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 1 | PR1 | RC_W1 | 0 | Configurable type EXTI line1 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | | 0 | PR0 | RC_W1 | 0 | Configurable type EXTI line0 event pending flag. This bit is set when software or hardware generates a rising/falling edge trigger event. Software writes 1 to clear. 0: no event request is generated, 1: Generate rising edge/falling edge/software trigger event request, | ## 12.3.5. External interrupt select register 1 (EXTI\_EXTICR1) Address offset: 0x60 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|----------|---------------------|-----------------|----------|-----------------|----------|----------|-----------------|----------|---------------------| | Res | Res | Res | Res | Res | Res | EXT | 13[1:0] | Res | Res | Res | Res | Res | Res | EXT | 12[1:0] | | | | | | | | RW | RW | | | | | | | RW | RW | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>EXT | <b>8</b><br>l1[1:0] | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3<br>Res | <b>2</b><br>Res | 1<br>EXT | <b>0</b><br>I0[1:0] | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|--------------------------------------------------------------------------------------------------------------| | 31:21 | Reserved | - | - | Reserved | | 25:24 | EXTI3[1:0] | RW | 0 | EXTI3 corresponds to GPIO port selection. 2'b00: PA[3] pin 2'b01: PB[3] pin 2'b10: PF[3] pin 2'b11: reserved | | 23:18 | Reserved | - | - | Reserved | | 17:16 | EXTI2[1:0] | RW | 0 | EXTI2 corresponds to GPIO port selection. 2'b00: PA[2] pin 2'b01: PB[2] pin 2'b10: PF[2] pin 2'b11: reserved | | 15:10 | Reserved | - | - | Reserved | | 9:8 | EXTI1[1:0] | RW | 0 | EXTI1 corresponds to GPIO port selection. 2'b00: PA[1] pin 2'b01: PB[1] pin 2'b10: PF[1] pin 2'b11: reserved | | 7:2 | Reserved | - | - | Reserved | | 1:0 | EXTI0[1:0] | RW | 0 | EXTI0 corresponds to GPIO port selection. 2'b00: PA[0] pin 2'b01: PB[0] pin 2'b10: PF[0] pin 2'b11: reserved | ### 12.3.6. External interrupt select register 2 (EXTI\_EXTICR2) Address offset: 0x64 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|---------|------------|-----------------|----------|-----------------|----------|----------|-----------------|----------|----------------------| | Res EXTI7 | Res EXTI6 | | | | | | | | | RW | | | | | | | | RW | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>RW | 8<br>EXTI5 | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3<br>Res | <b>2</b><br>Res | 1<br>EXT | <b>0</b><br>[14[1:0] | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|--------------------------------------------------------------------------------------------------------------| | 31:25 | Reserved | - | - | Reserved | | 24 | EXTI7 | RW | 0 | EXTI7 corresponds to GPIO port selection. 0: PA[7] pin 1: PB[7] pin | | 23:18 | Reserved | ı | - | Reserved | | 17:16 | EXTI6 | RW | 0 | EXTI6 corresponds to GPIO port selection. 0: PA[6] pin 1: PB[6] pin | | 15:9 | Reserved | ı | - | Reserved | | 8 | EXTI5 | RW | 0 | EXTI5 corresponds to GPIO port selection. 0: PA[5] pin 1: PB[5] pin | | 7:2 | Reserved | ı | - | Reserved | | 1:0 | EXTI4[1:0] | RW | 0 | EXTI4 corresponds to GPIO port selection. 2'b00: PA[4] pin 2'b01: PB[4] pin 2'b10: PF[4] pin 2'b11: reserved | ## 12.3.7. External interrupt select register 3 (EXTI\_EXTICR3) Address offset: 0x68 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Doo | Res | Doo | Doo | Res | Doo | Res | Res | Res | Doo | Res | Res | Res | Res | EXTI8 | | Res LG2 | Res | Res | Res | Res | Kes | Res | Res | | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|---------------------------------------------------------------------| | 31:1 | Reserved | - | - | Reserved | | 0 | EXTI8 | RW | 0 | EXTI8 corresponds to GPIO port selection. 0: PA[8] pin 1: PB[8] pin | ### 12.3.8. Interrupt mask register (EXTI\_IMR) Address offset: 0x80 Reset value: 0x2008 0000 The interrupt mask bit of the Direct type line is 1 by default, that is, the line is not masked, the mask bit of the configurable line, the default is 0, that is, the line is masked. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------------------|-------------------|----------------|-------------------|-------------------|-------------------|-----------------|--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------| | Res | Res | IM29 | Res IM19 | IM18 | IM17 | IM16 | | | | RW | | | | | | | | | | RW | RW | RW | RW | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | <b>15</b><br>IM15 | <b>14</b><br>IM14 | <b>13</b> IM13 | <b>12</b><br>IM12 | <b>11</b><br>IM11 | <b>10</b><br>IM10 | <b>9</b><br>IM9 | <b>8</b> IM8 | <b>7</b><br>IM7 | <b>6</b><br>IM6 | <b>5</b><br>IM5 | <b>4</b><br>IM4 | <b>3</b><br>IM3 | <b>2</b><br>IM2 | <b>1</b><br>IM1 | IM0 | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-------------------------------------------------------------------------------------------------| | 31:30 | Reserved | | | | | 29 | IM29 | RW | 1 | EXTI line29 is used as an interrupt to wake up the CPU mask control. 0: interrupt wake-up mask | | Bit | Name | R/W | Reset Value | Function | |----------|----------|--------|-------------|---------------------------------------------------------------------------------------| | | | | | 1: Interrupt wake-up is not masked | | 28:20 | Reserved | | | | | | | | | EXTI line19 is used as an interrupt to wake up | | 19 | IM19 | RW | 1 | the CPU mask control. 0: interrupt wake-up mask | | | | | | Interrupt wake-up mask Is Interrupt wake-up is not masked | | | | | | EXTI line18 is used as an interrupt to wake up | | | | | | the CPU mask control. | | 18 | IM18 | RW | 0 | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line17 is used as an interrupt to wake up | | 17 | IM17 | RW | 0 | the CPU mask control. | | | | | | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked EXTI line16 is used as an interrupt to wake up | | | | | | the CPU mask control. | | 16 | IM16 | RW | 0 | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line15 is used as an interrupt to wake up | | 15 | IM15 | RW | 0 | the CPU mask control. | | 13 | IIVI13 | IXVV | | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line14 is used as an interrupt to wake up | | 14 | IM14 | RW | 0 | the CPU mask control. 0: interrupt wake-up mask | | | | | | Interrupt wake-up mask Interrupt wake-up is not masked | | | | | | EXTI line13 is used as an interrupt to wake up | | | | | | the CPU mask control. | | 13 | IM13 | RW | 0 | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line12 is used as an interrupt to wake up | | 12 | IM12 | RW | 0 | the CPU mask control. | | 12 | 110112 | 1200 | | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line11 is used as an interrupt to wake up the CPU mask control. | | 11 | IM11 | RW | 0 | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line10 is used as an interrupt to wake up | | 10 | IM10 | RW | 0 | the CPU mask control. | | 10 | IM10 | KVV | U | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line9 is used as an interrupt to wake up the | | 9 | IM9 | RW | 0 | CPU mask control. | | | | | | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked EXTI line8 is used as an interrupt to wake up the | | | | | | CPU mask control. | | 8 | IM8 | RW | 0 | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line7 is used as an interrupt to wake up the | | 7 | IM7 | RW | 0 | CPU mask control. | | | 11017 | 1200 | | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line6 is used as an interrupt to wake up the | | 6 | IM6 | RW | 0 | CPU mask control. 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up in ask | | | | | | EXTI line5 is used as an interrupt to wake up the | | _ | 18.45 | D) 4 / | | CPU mask control. | | 5 | IM5 | RW | 0 | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line4 is used as an interrupt to wake up the | | 4 | IM4 | RW | 0 | CPU mask control. | | | 111111 | | | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | 3 | IM3 | RW | 0 | EXTI line3 is used as an interrupt to wake up the CPU mask control. | | <u> </u> | | I | l | UT O HIASK COHILOL. | | Bit | Name | R/W | Reset Value | Function | |-----|-------|------|-------------|---------------------------------------------------| | | | | | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line2 is used as an interrupt to wake up the | | 2 | IM2 | RW | 0 | CPU mask control. | | | IIVIZ | INVV | U | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line1 is used as an interrupt to wake up the | | 1 | IM1 | RW | 0 | CPU mask control. | | ' | IIVII | KVV | U | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | | | | | | EXTI line0 is used as an interrupt to wake up the | | 0 | IMO | RW | 0 | CPU mask control. | | | IIVIO | IZVV | | 0: interrupt wake-up mask | | | | | | 1: Interrupt wake-up is not masked | ## 12.3.9. Event mask register (EXTI\_EMR) Address offset: 0x84 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|------------------|------------------|------------------|------------------|------------------|-----|-----|---------------|---------|---------|---------|-----|-----------------|-----------------|-----| | Res | Res | EM2 | Res EM1 | EM1 | EM1 | EM1 | | | | 9 | | | | | | | | | | 9 | 8 | 7 | 6 | | | | RW | | | | | | | | | | RW | RW | RW | RW | | 15 | | | | | | _ | | _ | | _ | | | | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EM1 | <b>14</b><br>EM1 | <b>13</b><br>EM1 | <b>12</b><br>EM1 | <b>11</b><br>EM1 | <b>10</b><br>EM1 | EM | EM | EM | 6<br>EM | 5<br>EM | 4<br>EM | | <b>2</b><br>EM2 | <b>1</b><br>EM1 | EM0 | | _ | | _ | | | | _ | _ | <b>7</b> EM 7 | O | | | 3 | | <b>1</b><br>EM1 | EM0 | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|------------------------------------------------------------------------------------------------------------| | 31:30 | Reserved | | | Y | | 29 | EM29 | RW | 0 | EXTI line29 wakes up the CPU mask control as an event. 0: Event wake-up mask 1: Event wakeup is not masked | | 28:20 | Reserved | | | | | 19 | EM19 | RW | 0 | EXTI line19 wakes up the CPU mask control as an event. 0: Event wake-up mask 1: Event wakeup is not masked | | 18 | EM18 | RW | 0 | EXTI line18 wakes up the CPU mask control as an event. 0: Event wake-up mask 1: Event wakeup is not masked | | 17 | EM17 | RW | 0 | EXTI line17 wakes up the CPU mask control as an event. 0: Event wake-up mask 1: Event wakeup is not masked | | 16 | EM16 | RW | 0 | EXTI line16 wakes up the CPU mask control as an event. 0: Event wake-up mask 1: Event wakeup is not masked | | 15 | EM15 | RW | 0 | EXTI line15 wakes up the CPU mask control as an event. 0: Event wake-up mask 1: Event wakeup is not masked | | 14 | EM14 | RW | 0 | EXTI line14 wakes up the CPU mask control as an event. 0: Event wake-up mask 1: Event wakeup is not masked | | 13 | EM13 | RW | 0 | EXTI line13 wakes up the CPU mask control as an event. 0: Event wake-up mask 1: Event wakeup is not masked | | 12 | EM12 | RW | 0 | EXTI line12 wakes up the CPU mask control as an event. 0: Event wake-up mask | | Bit | Name | R/W | Reset Value | Function | |-----|---------------|------|-------------|----------------------------------------------| | | 110 | 1011 | 11000110110 | 1: Event wakeup is not masked | | | | | | EXTI line11 wakes up the CPU mask control as | | | <b>-</b> 5444 | 5144 | | an event. | | 11 | EM11 | RW | 0 | 0: Event wake-up mask | | | | | | 1: Event wakeup is not masked | | | | | | EXTI line10 wakes up the CPU mask control as | | 4.0 | EM40 | DVA | _ | an event. | | 10 | EM10 | RW | 0 | 0: Event wake-up mask | | | | | | 1: Event wakeup is not masked | | | | | | EXTI line9 wakes up the CPU mask control as | | 0 | EMO | DW | 0 | an event. | | 9 | EM9 | RW | 0 | 0: Event wake-up mask | | | | | | 1: Event wakeup is not masked | | | | | | EXTI line8 wakes up the CPU mask control as | | 8 | EM8 | RW | 0 | an event. | | 0 | EIVIO | KVV | 0 | 0: Event wake-up mask | | | | | | 1: Event wakeup is not masked | | | | | | EXTI line7 wakes up the CPU mask control as | | 7 | EM7 | RW | 0 | an event. | | , | LIVI7 | INVV | 0 | 0: Event wake-up mask | | | | | | 1: Event wakeup is not masked | | | | | | EXTI line6 wakes up the CPU mask control as | | 6 | EM6 | RW | 0 | an event. | | U | LIVIO | IXVV | | 0: Event wake-up mask | | | | | | 1: Event wakeup is not masked | | | | | | EXTI line5 wakes up the CPU mask control as | | 5 | EM5 | RW | 0 | an event. | | 3 | LIVIO | IXVV | 0 | 0: Event wake-up mask | | | | | | 1: Event wakeup is not masked | | | | | | EXTI line4 wakes up the CPU mask control as | | 4 | EM4 | RW | 0 | an event. | | · | | | | 0: Event wake-up mask | | | | | | 1: Event wakeup is not masked | | | | | | EXTI line3 wakes up the CPU mask control as | | 3 | EM3 | RW | 0 | an event. | | | • | | | 0: Event wake-up mask | | | | | | 1: Event wakeup is not masked | | | | | | EXTI line2 wakes up the CPU mask control as | | 2 | EM2 | RW | 0 | an event. | | | | | | 0: Event wake-up mask | | | | | / | 1: Event wakeup is not masked | | | | | | EXTI line1 wakes up the CPU mask control as | | 1 | EM1 | RW | 0 | an event. | | | | | | 0: Event wake-up mask | | | | | | 1: Event wakeup is not masked | | | | | | EXTI line0 wakes up the CPU mask control as | | 0 | EMO | RW | 0 | an event. | | | | | | 0: Event wake-up mask | | | | | l | 1: Event wakeup is not masked | # 12.3.10. EXTI register map | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | | 17 | 16 | 15 | | 13 | 12 | 11 | 10 | 6 | | 7 | 9 | | | 3 | | 7 | 0 | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 0 | EXTI<br>_RT<br>SR | Res. RT18 | RT17 | RT16 | RT15 | RT14 | RT13 | RT12 | RT11 | RT10 | RT9 | RT8 | RT7 | RT6 | RT5 | RT4 | RT3 | RT2 | RT1 | RT0 | | 0<br>0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | EXTI<br>_FT<br>SR | Res. FT18 | FT17 | FT16 | FT15 | FT14 | FT13 | FT12 | FT11 | FT10 | FT9 | FT8 | FT7 | FT6 | FT5 | FT4 | FT3 | FT2 | FT1 | FT0 | | 0<br>4 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 13. Cyclic redundancy check calculation unit (CRC) #### 13.1. Introduction According to the generator polynomial, the CRC calculation unit will operate the input 32-bit data to generate a CRC result. #### 13.2. CRC main features - Uses CRC-32 (Ethernet) polynomial: 0x4C11DB7 X<sup>32</sup> + X<sup>26</sup> + X<sup>23</sup> + X<sup>22</sup> + X<sup>16</sup> + X<sup>12</sup> + X<sup>11</sup> + X<sup>10</sup> + X<sup>8</sup> + X<sup>7</sup> + X<sup>5</sup> + X<sup>4</sup> + X<sup>2</sup> + X + 1 - Support 32-bit data input - A single input/output 32 data and result output share one register - 8-bit register for general purpose (can be used as temporary storage) - Computation time: 4 AHB clocks for 32bits data ### 13.3. CRC functional description ### 13.3.1. CRC block diagram Figure 13-1 CRC calculation unit block diagram The CRC calculation unit contains a 32-bit data register: - When writing to this register, as an input register, new data to be calculated by CRC can be input. - When the register is read, the result of the last CRC calculation is returned. Each time a data register is written, the result of the calculation is the combination of the previous CRC calculation and the new calculation (CRC is calculated on the entire 32-bit word, not byte by byte). While the CRC is being calculated, writes are blocked until the end of the CRC calculation. The register CRC\_DR can be reset to 0xFFFF FFFF by setting the RESET bit of the register CRC\_CR. This operation does not affect the data in register CRC\_IDR. ## 13.4. CRC registers ### 13.4.1. Data register (CRC\_DR) Address offset: 0x00 Reset value: 0xFFFF FFFF | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|------|--------|----|----|----|----|----|----|----| | | | | | | | | DR[3 | 31:16] | | | | | | | | | | | | | | | | R | :W | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | DR[ | 15:0] | | | | | | | | | | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |------|------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | DR | RW | 32'hFFFFFFF | data register. When writing new data, it is used as an input register. When read, the previous CRC calculation result is retained. | # 13.4.2. Independent data register (CRC\_IDR) Address offset: 0x04 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|-----------------|----------|-----|-----|-----|-----------|------------------|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | <b>9</b><br>Res | 8<br>Res | 7 | 6 | 5 | 4<br>IDR[ | <b>3</b><br>7:0] | 2 | 1 | 0 | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | | | | | 7:0 | IDR[7:0] | RW | 0 | General purpose 8bit data register These bits are used as temporary storage for one byte. This register is not reset by the RESET bit of the CRC_CR register. | ### 13.4.3. Control register (CRC\_CR) Address offset: 0x08 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res RE-<br>SET | | | | | | | | | | | | | | | | | W | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------| | 31:1 | Reserved | | - | | | 0 | RESET | | 0 | This bit is set by software to reset the CRC calculation unit. This bit can only be set and is automatically cleared by hardware. | ## 13.4.4. CRC register map | O<br>ff<br>s<br>et | Re<br>gis<br>ter | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | _ | 0 | |--------------------|-------------------------|------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------|------|------|-------| | 0 | CR<br>C_<br>DR | | DR[31:0] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0<br>0 | Re-<br>set<br>val<br>ue | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0 | CR<br>C_I<br>DR | Res. | | | DR | [7:0] | | | | | 0<br>4 | Re-<br>set<br>val<br>ue | | | | | | | | | | | | | | | | | | | | | | | | 7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | CR<br>C_<br>CR | Res. Res, | Res. | Res. | Res. | RESET | | 0<br>8 | Re-<br>set<br>val<br>ue | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | # 14. Analog-to-digital converter (ADC) #### 14.1. Introduction The chip has a 12-bit SARADC (successive approximation analog-to-digital converter). The module has a total of 12 channels to be measured, including 10 external channels and 2 internal channels. The conversion mode of each channel can be set to single, continuous, sweep, discontinuous mode. Conversion results are stored in left- or right-aligned 16-bit data registers. The analog watchdog feature allows the application to detect if the input voltage goes outside the userdefined higher or lower thresholds. An efficient low-power mode is implemented to allow very low consumption at low frequency. #### 14.2. ADC main features - High performance - ➤ 12-bit, 10-bit, 8-bit or 6-bit configurable resolution - ADC conversion time: 1.0 μs for 12-bit resolution (1 MHz) - Self-calibration - Programmable sampling time - Programmable data alignment mode - DMA support - Low-power - Application can reduce PCLK frequency for low-power operation while still keeping optimum ADC performance. - Wait mode: prevents ADC overrun in applications with low frequency PCLK - Analog input channels - > 10 external analog inputs:PA[7:0] and PB[1:0] - 1 channel for internal temperature sensor (VSENSE) - 1 channel for internal reference voltage (VREFINT) - Start-of-conversion can be initiated: - By software - By hardware triggers with configurable polarity (internal timer events from TIM1, TIM3 and GPIO) - Conversion modes - > Single mode: Can convert a single channel or can scan a sequence of channels - Continuous mode: Continuous mode converts selected inputs continuously - Discontinuous mode: Convert selected channel once per trigger - Interrupt generation - > At the end of sampling - At the end of conversion - > At the end of sequence conversion - In case of analog watchdog - Overrun events - Analog watchdog ## 14.3. ADC functional description ### 14.3.1. ADC diagram Figure 14-1 ADC channel with analog switch ### 14.3.2. Calibration (ADCAL) The ADC has a calibration feature. During the procedure, the ADC calculates a calibration factor which is internally applied to the ADC until the next ADC power-off. The application must not use the ADC during calibration and must wait until it is complete. Calibration operations include power-on calibration and software calibration. #### **ADC** power-on calibration The hardware will automatically perform ADC calibration after power-up. #### **ADC** software calibration The software can set ADCAL = 1 to start the calibration. The calibration can only be started when the ADC is not enabled (ADEN = 0), and only the system clock can be selected as the ADC clock. ADCAL is cleared by hardware when calibration is complete. When the working conditions of the ADC change (the change in VCC is the main factor for the offset of the ADC, followed by the change in temperature), it is recommended to perform a re-calibration operation. Calibration software procedure: - Ensure that ADEN = 0、CKMODE selects the system clock - Set ADCAL = 1 - Wait until ADCAL = 0 #### 14.3.3. ADC on-off control (ADEN) At MCU power-up, the ADC is disabled and put in power-down mode (ADEN = 0). The following is the process to enable ADC: 1. The ADEN bit of the ADC\_CR register is set to 1 ADC conversions are also initiated by setting ADSRART or (if triggered) by an external trigger event. The following is the procedure for disabling the ADC: Check that ADSTART in the ADC\_CR register is 0 to ensure the ADC is not in the process of converting. If necessary, set ADSTP in the ADC\_CR register to 1 to stop the ongoing ADC conversion, and wait for ADSTP to be cleared by hardware (cleared to 0 means the conversion is stopped). Warning: ADEN bit cannot be set to 1 during 4 ADC clocks after ADCAL is cleared by hardware and ADCAL = 1. Figure 14-2 Enabling/disabling the ADC #### 14.3.4. ADC click The ADC has a dual clock-domain architecture, so that the ADC can be fed with a clock (ADC\_CLK) independent from the APB clock (PCLK). ADC\_CLK can be generated by two possible clock sources. Figure 14-3 ADC clock scheme | ADC clock source | CKMODE[3:0] | Frequency<br>division<br>factor | Latency between the trigger event and the start of conversion (T is the clock period) | | | | | | |------------------|-------------|---------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|--| | | 0000 | 1 | 0 | | | | | | | | 0001 | 2 | 0 | | | | | | | | 0010 | 4 | 0 | | | | | | | PCLK | 0011 | 8 | 0 | | | | | | | PCLK | 0100 | 16 | 0 | | | | | | | * | 0101 | 32 | 0 | | | | | | | | 0110 | 64 | 0 | | | | | | | | 0111 | / | / | | | | | | | | 1000 | 1 | 0 | | | | | | | | 1001 | 2 | 0 | | | | | | | | 1010 | 4 | 0 | | | | | | | нег | 1011 | 8 | 0 | | | | | | | HSI | 1100 | 16 | Λ | | | | | | 32 64 1101 1110 1111 Table 14-1 Delay between trigger and conversion start 0 0 ### 14.3.5. Configuring the ADC Software must write to the ADCAL and ADEN bits in the ADC\_CR register if the ADC is disabled (ADEN must be 0). Software must only write to the ADSTART and ADDIS bits in the ADC\_CR register only if the ADC is enabled and there is no pending request to disable the ADC (ADEN = 1 and ADDIS = 0). For all the other control bits in the ADC\_IER, ADC\_CFGRi, ADC\_SMPR, ADC\_TR, ADC\_CHSELR and ADC\_CCR registers, software must only write to the configuration control bits if the ADC is enabled (ADEN = 1) and if there is no conversion ongoing (ADSTART = 0). Software must only write to the ADSTP bit in the ADC\_CR register if the ADC is enabled (and possibly converting) and there is no pending request to disable the ADC (ADSTART = 1 and ADDIS = 0). ### 14.3.6. Channel selection (CHSEL, SCANDIR) There are up to 12 multiplexed channels: - 10 analog inputs from GPIO pins (ADC\_IN0...ADC\_IN9) - 2 internal analog inputs (Temperature Sensor, Internal Reference Voltage) It is possible to convert a single channel or to automatically scan a sequence of channels. The sequence of the channels to be converted must be programmed in the ADC\_CHSELR channel selection register: each analog input channel has a dedicated selection bit (CHSEL0...CHSEL11). The order in which the channels will be scanned can be configured by programming the bit SCANDIR bit in the ADC\_CFGR1 register: - SCANDIR = 0: foRWard scan Channel 0 to Channel 11 - SCANDIR = 1: backward scan Channel 11 to Channel 0 Temperature sensor, VREFINT internal channels The temperature sensor is connected to channel ADC\_IN10. The internal voltage reference VREFINT is connected to channel ADC\_IN11. #### 14.3.7. Programmable sampling time (SMP) Before starting a conversion, the ADC needs to establish a direct connection between the voltage source to be measured and the embedded sampling capacitor of the ADC. This sampling time must be enough for the input voltage source to charge the sample and hold capacitor to the input voltage level. Having a programmable sampling time allows to trim the conversion speed according to the input resistance of the input voltage source. The ADC samples the input voltage for a number of ADC clock cycles that can be modified using the SMP[2:0] bits in the ADC\_SMPR register. This programmable sampling time is common to all channels. If required by the application, the software can change and adapt this sampling time between each conversions. The total conversion time is calculated as follows: tconv = Sampling time + (Convert resolution +0.5) x ADC clock cycles Example: When ADC\_CLK = 16MHz, the resolution is 12 bits, and the sampling time is 3.5 ADC clock cycles: t<sub>CONV</sub> = (3.5 + 12.5) x ADC clock period = 16 x ADC clock period = 1 μs The ADC indicates the end of the sampling phase by setting the EOSMP flag. ## 14.3.8. Single conversion mode (CONT = 0, DISCEN = 0) In Single conversion mode, the ADC performs a single sequence of conversions, converting all the channels once. This mode is selected when CONT = 0, DISCEN = 0 in the ADC\_CFGR1 register. ADC conversions can be initiated in two ways: - Set ADSTART bit in ADC\_CR register - Hardware trigger events Inside the sequence, after each conversion is complete: - The converted data are stored in the 16-bit ADC\_DR register - The EOC (end of conversion) flag is set - An interrupt is generated if the EOCIE bit is set After the sequence of conversions is complete: - The EOSEQ (end of sequence) flag is set - An interrupt is generated if the EOSEQIE bit is set Then the ADC stops until a new external trigger event occurs or the ADSTART bit is set again. Note: To convert a single channel, program a sequence with a length of 1. The ADC cannot be in discontinuous conversion mode and continuous conversion mode at the same time, in this case (DISCEN = 1, CONT = 1), it behaves as single conversion mode. ## 14.3.9. Continuous conversion mode (CONT = 1) In continuous conversion mode, when a software or hardware trigger event occurs, the ADC performs a sequence of conversions, converting all the channels once and then automatically re-starts and continuously performs the same sequence of conversions. This mode is selected when CONT = 1 in the ADC CFGR1 register. Conversion is started by either: - Setting the ADSTART bit in the ADC\_CR register - Hardware trigger event Inside the sequence, after each conversion is complete: - The converted data are stored in the 16-bit ADC\_DR registe - The EOC (end of conversion) flag is set - An interrupt is generated if the EOCIE bit is set After the sequence of conversions is complete: - The EOSEQ (end of sequence) flag is set - An interrupt is generated if the EOSEQIE bit is set Then, a new sequence restarts immediately and the ADC continuously repeats the conversion sequence. Note: To convert a single channel, program a sequence with a length of 1. It is not possible to have both discontinuous mode and continuous mode enabled: it is forbidden to set both bits DISCEN = 1 and CONT = 1. ## 14.3.10. Discontinuous conversion mode (DISCEN = 1) This mode is enabled by setting the DISCEN bit in the ADC\_CFGR1 register. In this mode (DISCEN = 1), a hardware or software trigger event is required to initiate each conversion defined in a sequence. Conversely, when DISCEN = 0, a hardware or software trigger event can initiate all conversions defined in a sequence. For example: #### DISCEN = 1, the channels to be converted are: 0, 3, 7, 10 - 1st trigger: Channel 0 is converted and an EOC event occurs - 2nd trigger: Channel 3 is converted and an EOC event occurs - 3rd trigger: Channel 7 is converted and an EOC event occurs - ➤ 4th trigger: Channel 10 is converted and EOC and EOSEQ events are generated - 5th trigger: Channel 0 is converted and an EOC event occurs - ▶ 6th trigger: Channel 3 is converted and an EOC event occurs - **>** ... #### DISCEN = 0, the channels to be converted are: 0, 3, 7, 10 > 1st Trigger: The entire complete sequence of conversions, in turn, channels 0, 3, 7, and 10. Each conversion is completed, an EOC event is generated, and the conversion to the last channel generates an EOSEQ event in addition to the EOC. Any trigger event restarts the complete sequence conversion. Note: It is impossible to have the ADC in continuous mode and continuous conversion mode at the same time, in this case (DISCEN = 1, CONT = 1), it behaves as a single conversion mode. ## 14.3.11. Starting conversions (ADSTART) Software starts ADC conversion with setting ADSTART = 1. When ADSTART is set, the conversion: - When EXTEN = 0x0 (software trigger), start immediately - When if EXTEN ≠ 0x0, start at the next selected hardware trigger valid edge The ADSTART bit is also used to indicate whether an ADC conversion operation is currently in progress. When ADSTART = 0, the ADC can be reconfigured, indicating that the ADC is idle at this time. ADSTART bit can be cleared by hardware. - One-shot conversion mode is triggered by software (CONT = 0, EXTSEL = 0x0) - ➤ After sequence conversion is complete (EOSEQ = 1) - Discontinuous conversion mode is triggered by software (CONT = 0, DISCEN = 1, EXTSEL = 0x0) - After conversion is complete (EOC = 1) - In all cases (CONT = X, EXTSEL = X) - After the software calls and executes the ADSTP procedure Note: In continuous mode (CONT = 1), the ADSTART bit cannot be cleared by hardware caused by EOSEQ because it automatically restarts the sequence conversion. When the hardware trigger is selected as single conversion mode (CONT = 0 and EXTSEL = 0x01), ADSTART will not be cleared by hardware after the EOSEQ flag is set. This avoids the need for software to reset the ADSTART bit and ensures that no hardware trigger event is missed. ## 14.3.12. Timings The elapsed time between the start of a conversion and the end of conversion is the sum of the configured sampling time plus the successive approximation time depending on data resolution: ``` t_{ADC} = t_{SMPL} + t_{SAR} = [\ 3.5_{|min} + 12.5_{|12bit}]^* t_{ADC\_CLK} t_{ADC} = t_{SMPL} + t_{SAR} = 218.75_{|min} + 781.25_{|ns|} t_{12bit} = 1_{|\mu s|_{min}} \text{ (for } f_{ADC\_CLK} = 16_{|min} \text{ MHz)} ``` Figure 14-4 analog to digital conversion timing ## 14.3.13. Stopping an ongoing conversion (ADSTP) The software can decide to stop any ongoing conversions by setting ADSTP = 1 in the ADC\_CR register. This will reset the ADC operation and the ADC will be idle, ready for a new operation. When the ADSTP bit is set by software, any ongoing conversion is aborted and the result is discarded (ADC\_DR register is not updated with the current conversion). The scan sequence is also aborted and reset (meaning that restarting the ADC would restart a new sequence). Once this procedure is complete, the ADSTP and ADSTART bits are both cleared by hardware. Figure 14-5 Stop timing # 14.4. Conversion on external trigger and trigger polarity (EXTSEL, EXTEN) A conversion or a sequence of conversion can be triggered either by software or by an external event (for example timer capture). If the EXTEN[1:0] control bits are not equal to "0b00", then external events are able to trigger a conversion with the selected polarity. The trigger selection is effective once software has set bit ADSTART = 1. Any hardware triggers which occur while a conversion is ongoing are ignored. If bit ADSTART = 0, any hardware triggers which occur are ignored. | Source | EXTEN[1:0] | |-------------------------------------|------------| | Trigger detection disabled | 00 | | Detect on rising edge | 01 | | Detect on falling edge | 10 | | Detects on rising and falling edges | 11 | Note: The polarity of the external trigger can be changed only when the ADC is not converting (ASTART = 0). The EXTSEL[2:0] control bits are used to select which of 8 possible events can trigger conversions. The following table shows possible external triggers for rule transitions. A software source trigger event can be generated by setting the ADSTART bit in the ADC\_CR register. Table 14-2 External trigers | Name | Source | EXTSEL[2:0] | |------|-----------|-------------| | EXT0 | TIM1_TRGO | 000 | | EXT1 | TIM1_CC4 | 001 | | EXT2 | Reserved | 010 | | EXT3 | TIM3_TRGO | 011 | | EXT4 | Reserved | 100 | | EXT5 | Reserved | 101 | | EXT6 | Reserved | 110 | Note: The trigger selection can be changed only when the ADC is not converting (ADSTART = 0). ## 14.4.1. Programmable resolution (RES) - fast conversion mode It is possible to obtain faster conversion times (tSAR) by reducing the ADC resolution. The resolution can be configured to be either 12, 10, 8, or 6 bits by programming the RES[1:0] bits in the ADC\_CFGR1 register. Lower resolution allows faster conversion times for applications where high data precision is not required. Lower resolution mode reduces the conversion time of successive approximation as shown in the table below: | RESSEL<br>[1:0] | t <sub>SAR</sub><br>(ADC clock<br>cycles) | t <sub>SAR</sub> (ns) @<br>fADC = 24MHz | t <sub>SMP</sub><br>(ADC clock<br>cycles) | t <sub>ADC</sub> (t <sub>SMP</sub> = 3.5)<br>(ADC clock<br>cycles) | tconv(ns) @<br>f <sub>ADC</sub> = 24MHz | |-----------------|-------------------------------------------|-----------------------------------------|-------------------------------------------|--------------------------------------------------------------------|-----------------------------------------| | 12 | 12.5 | 521ns | 3.5 | 16 | 667ns | | 10 | 10.5 | 438ns | 3.5 | 14 | 583ns | | 8 | 8.5 | 396ns | 3.5 | 12 | 500ns | | 6 | 6.5 | 271ns | 3.5 | 10 | 417ns | ## 14.4.2. End of conversion, end of sampling phase (EOC, EOSMP flags) The ADC indicates each end of conversion (EOC) event. The ADC sets the EOC flag in the ADC\_ISR register as soon as a new conversion data result is available in the ADC\_DR register. An interrupt can be generated if the EOCIE bit is set in the ADC\_IER register. The EOC flag is cleared by software either by writing 1 to it, or by reading the ADC\_DR register. The ADC also indicates the end of sampling phase by setting the EOSMP flag in the ADC\_ISR register. The EOSMP flag is cleared by software by writing1 to it. An interrupt can be generated if the EOSMPIE bit is set in the ADC\_IER register. ## 14.4.3. End of conversion sequence (EOSEQ flag) The ADC notifies the application of each end of sequence (EOSEQ) event. The ADC sets the EOSEQ flag in the ADC\_ISR register as soon as the last data result of a conversion sequence is available in the ADC\_DR register. An interrupt can be generated if the EOSEQIE bit is set in the ADC\_IER register. The EOSEQ flag is cleared by software by writing 1. ## 14.4.4. Example timing diagrams Figure 14-6 Single conversions of a sequence, software trigger - EXTEN = 0x0, CONT = 0 - CHSEL = 0x20601, WAIT = 0, AUTOFF = 0 Figure 14-7 Continuous conversion of a sequence, software trigger - EXTEN = 0x0, CONT = 1 - CHSEL = 0x20601, WAIT = 0, AUTOFF = 0 Figure 14-8 Single conversions of a sequence, hardware trigger - EXTSEL = TRGx, EXTEN = 0x1 (rising edge), CONT = 0 - CHSEL = 0xF, SCANDIR = 0, AUTDLY = 0, AUTOFF = 0 Figure 14-9 Continuous conversion of a sequence, software trigger - EXTSEL = TRGx, EXTEN = 0x2 (falling edge), CONT = 1 - CHSEL = 0xF, SCANDIR = 0, WAIT = 0, AUTOFF = 0 ## 14.5. Data management ## 14.5.1. Data register and data alignment (ADC\_DR, ALIGN) At the end of each conversion (when an EOC event occurs), the result of the converted data is stored in the ADC\_DR data register which is 16-bit wide. The format of the ADC\_DR depends on the configured data alignment and resolution. The ALIGN bit in the ADC\_CFGR1 register selects the alignment of the data stored after conversion. Data can be right-aligned (ALIGN = 0) or left-aligned (ALIGN = 1). | ALIGN | RESSEL | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|--------|----|-----|------|--------------------|------------|-----------|--------|--------|--------|----|----|-----|-----|-----|------------|---|--| | | 0X0 | | 0) | (0 | | DATA[11:0] | | | | | | | | | | | | | | 0 | 0X1 | | 0X0 | | | | DATA[9:0] | | | | | | | | 0X0 | | | | | U | 0X2 | | 0) | (0 | | | | | DATA | ٦[7:0] | | | | 0x0 | | | | | | | 0X3 | | 0) | (0 | | | | DATA | \[6:0] | | | | | 0X0 | | | | | | | 0X0 | | | | | | DATA | [11:0] | | | | | | 0X0 | | | | | | 1 | 0X1 | | | | | DAT | 4[9:0] | | | | | 0> | (0 | | 0) | <b>K</b> 0 | | | | ' | 0X2 | | | | DATA | 4[7:0] | | | | | 0) | (0 | | | 0) | <b>K</b> 0 | | | | | 0X3 | | • | DATA | <del>ا</del> [6:0] | • | 0X0 | | | | | | 0X0 | | | | | | ## 14.5.2. ADC overrun (OVR, OVRMOD) The overrun flag (OVR) indicates a data overrun event, when the converted data was not read in time by the CPU or the DMA, before the data from a new conversion is available. The OVR flag is set in the ADC\_ISR register if the EOC flag is still at '1' at the time when a new conversion completes. An interrupt can be generated if the OVRIE bit is set in the ADC\_IER register. When an overrun condition occurs, the ADC keeps operating and can continue to convert unless the software decides to stop and reset the sequence by setting the ADSTP bit in the ADC\_CR register. The OVR flag is cleared by software by writing 1 to it. It is possible to configure if the data is preserved or oveRWritten when an overrun event occurs by programming the OVRMOD bit in the ADC\_CFGR1 register: - OVRMOD = 0 - An overrun event preserves the data register from being oveRWritten: the old data is maintained and the new conversion is discarded. If OVR remains at 1, further conversions can be performed but the resulting data is discarded. - OVRMOD = 1 - The data register is oveRWritten with the last conversion result and the previous unread data is lost. If OVR remains at 1, further conversions can be performed and the ADC\_DR register always contains the data from the latest conversion. Figure 14-10 Overurn ## 14.5.3. Managing a sequence of data converted without using the DMA If the conversions are slow enough, the conversion sequence can be handled by software. In this case the software must use the EOC flag and its associated interrupt to handle each data result. Each time a conversion is complete, the EOC bit is set in the ADC\_ISR register and the ADC\_DR register can be read. The OVRMOD bit in the ADC\_CFGR1 register should be configured to 0 to manage overrun events as an error. #### 14.5.4. Managing converted data without using the DMA without overrun It may be useful to let the ADC convert one or more channels without reading the data after each conversion. In this case, the OVRMOD bit must be configured at 1 and the OVR flag should be ignored by the software. When OVRMOD = 1, an overrun event does not prevent the ADC from continuing to convert and the ADC\_DR register always contains the latest conversion data. #### 14.5.5. Managing converted data using the DMA Since all converted channel values are stored in a single data register, it is efficient to use DMA when converting more than one channel. This avoids losing the conversion data results stored in the ADC\_DR register. When DMA mode is enabled (DMAEN bit set to 1 in the ADC\_CFGR1 register), a DMA request is generated after the conversion of each channel. This allows the transfer of the converted data from the ADC\_DR register to the destination location selected by the software. Despite this, if an overrun occurs (OVR = 1) because the DMA could not serve the DMA transfer request in time, the ADC stops generating DMA requests and the data corresponding to the new conversion is not transferred by the DMA. Which means that all the data transferred to the RAM can be considered as valid(due to invalid data no longer transmitted). Depending on the configuration of OVRMOD bit, the data is either preserved or covered. The DMA transfer requests are blocked until the software clears the OVR bit. Two different DMA modes are proposed depending on the application use and are configured with bit DMACFG in the ADC\_CFGR1 register: ■ DMA one shot mode(DMACFG = 0) This mode should be selected when the DMA is programmed to transfer a fixed number of data words. ■ DMA circular mode (DMACFG = 1) This mode should be selected when programming the DMA in circular mode. #### 14.5.5.1. DMA one shot mode (DMACFG = 0) In this mode, the ADC generates a DMA transfer request each time a new conversion data word is available and stops generating DMA requests once the DMA has reached the last DMA transfer even if a conversion has been started again (When the DMA\_EOT interrupt is generated, the next ADC conversion may have started). When the DMA transfer is complete (all the transfers configured in the DMA controller have been done): - The content of the ADC data register is frozen - Any ongoing conversion is aborted and its partial result discarded - No new DMA request is issued to the DMA controller. This avoids generating an overrun error if there are still conversions which are started. - The scan sequence is stopped and reset - The DMA is stopped #### 14.5.5.2. DMA circular mode(DMACFG = 1) In this mode, the ADC generates a DMA transfer request each time a new conversion data word is available in the data register, even if the DMA has reached the last DMA transfer. This allows the DMA to be configured in circular mode to handle a continuous analog input data stream. ## 14.6. Low-power features #### 14.6.1. Wait mode conversion Wait mode conversion can be used to simplify the software as well as optimizing the performance of applications clocked at low frequency where there might be a risk of ADC overrun occurring. When the WAIT bit is set to 1 in the ADC\_CFGR1 register, a new conversion can start only if the previous data has been treated, once the ADC\_DR register has been read or if the EOC bit has been cleared. This is a way to automatically adapt the speed of the ADC to the speed of the system that reads the data. Note: Any hardware triggers which occur while a conversion is ongoing or during the wait time preceding the read access are ignored. Figre 14-11 Wait mode conversion - EXTEN = 0x0, CONT = 1 - CHSEL = 0x3, SCANDIR = 0, AUTDLY = 1, AUTOFF = 0 ## 14.7. Analog window watchdog The AWD analog watchdog feature is enabled by setting the AWDEN bit in the ADC\_CFGR1 register. It is used to monitor that either one selected channel or all enabled channels remain within a configured voltage range (window). The AWD analog watchdog status bit is set if the analog voltage converted by the ADC is below a lower threshold or above a higher threshold. These thresholds are programmed in the 12 least significant bits of the ADC\_HTR and ADC\_LTR 16-bit registers. An interrupt can be enabled by setting the AWDIE bit in the ADC\_IER register. The AWD flag is cleared by software by writing 1 to it. When converting a data with a resolution of less than 12-bit (according to bits DRES[1:0]), the LSB of the programmed thresholds must be kept cleared because the internal comparison is always performed on the full 12-bit raw converted data (left aligned). | Resolution bits | Analog Watchdog c | omparison between: | | |-----------------|----------------------------------|-----------------------|-----------------------------------------------------| | RES[1:0] | Raw converted data, left aligned | Thresholds | Comments | | 00: 12-bit | DATA[11:0] | LT[11:0] and HT[11:0] | - | | 01: 10-bit | DATA[11:2],00 | LT[11:0] and HT[11:0] | The user must configure LT[1:0] and HT[1:0] to 00 | | 10: 8-bit | DATA[11:4],0000 | LT[11:0] and HT[11:0] | The user must configure LT[3:0] and HT[3:0] to 0000 | | 11: 6-bit | DATA[11:6],000000 | LT[11:0] and HT[11:0] | The user must configure LT[5:0] and HT[5:0] to | Table 14-3 Analog watchdog comparison Figure 14-12 Analog watchdog guarded area Table 14-4 Analog watchdog channel selection | Channels guarded by the analog watchdog | AWDSGL bit | AWDEN bit | |-----------------------------------------|------------|-----------| | None | X | 0 | | All channels | 0 | 1 | | Single channel | 1 | 1 | ## 14.7.1. ADC\_AWD\_OUT signal output generation The analog watchdog is associated with an internal hardware signal, ADC\_AWD\_OUT is directly connected to the ETR input (external trigger) of the on-chip timer TIM1. When the analog watchdog is enabled, ADC\_AWD\_OUT is activated: - When the conversion of the channel selected by AWDCH exceeds the programmed threshold, ADC\_AWD\_OUT will be set. - After the conversion of the next channel selected by AWDCH, ADC\_AWD\_OUT is reset within the programmed threshold. It will remain at 1 if the next protected transition still exceeds the programmed threshold. - ADC\_AWD\_OUT is also reset when ADC is disabled. Note that stopping conversion (ADSTP set to 1) may clear the ADC\_AWDx\_OUT state. - Channels not selected as analog watchdog do not affect ADC\_AWD\_OUT status bits. The AWD flag is set by hardware and reset by software: the AWD flag has no effect on the generation of ADC\_AWD\_OUT (eg, if the flag is not cleared by software, ADC\_AWDx\_OUT can toggle while the AWDx flag remains at 1). The ADC\_AWD\_OUT signal is generated by the PCLK domain. AWD comparison is performed at the end of each ADC conversion. ## 14.8. Temperature sensor and internal reference voltage A temperature sensor can be used to measure the junction temperature (TJ) of the device. The temperature sensor is internally connected to the ADC input channel, which can be used to convert the sensor's voltage value to a numerical value. The sampling time of the temperature sensor must be greater than the minimum value of Ts\_temp given in the datasheet. When the temperature sensor is not in use, the sensor can be placed in a power-down mode. The output voltage of the temperature sensor varies linearly with temperature, but each chip has subtle differences related to process variables. In order to improve this accuracy, the calibration value of each chip will be individually given by the product test and saved in the system storage area. The internal voltage reference (VREFINT) provides a regulated voltage output to the ADC and comparator. Note: The TSVREF bit must be set to activate two internal channels: temperature sensor, VREFINT. Figure 14-13 TS and VREFINT channel How to use the temperature sensor to read the temperature: - 1. Select ADC1\_IN11 input channel - 2. Select an appropriate sampling time according to the device specification - Set the TSEN bit in the ADC\_CCR register to wake up the temperature sensor from power down mode - 4. Start ADC conversion with ADSTART bit set in ADC\_CR register (external trigger is also available) - 5. Read VSENSE conversion data from ADC\_DR register - 6. Count the temperature using the following formula: $$Temperature(in \, ^{\circ}\text{C}) = \frac{85 \, ^{\circ}\text{C} - 30 \, ^{\circ}\text{C}}{TS_{CAL2} - TS_{CAL1}} \times (TS_{DATA} - TS_{CAL1}) + 30 \, ^{\circ}\text{C}$$ TS<sub>CAL2</sub> represents the calibration value of the 85°C temperature sensor, the calibration value storage Address offset: 0x1FFF 0F18 TS<sub>CAL1</sub> represents the calibration value of the 30°C temperature sensor, the calibration value storage Address offset: 0x1FFF 0F14 TS<sub>DATA</sub> is the actual output value converted by the ADC Note: When the sensor wakes up from power-down mode, it needs a start-up time to correctly output VSENSE, and the ADC also has a start-up time after power-on. To reduce this delay, you need to set the ADEN and TSEN bits at the same time. Calculating the actual Vcc voltage using the internal reference voltage $$VREFINT = 1.2V = \frac{ADC\_DATAx}{4095} \times VCC$$ Calculating the Vchannnel voltage using the the actual Vcc $$VCHANNEL = \frac{ADC\_DATAx}{4095} \times VCC$$ VREFINT is fixed at 1.2V, VCHANNEL is the channel voltage, ADC\_DATA is the conversion data in ADC\_DR, 4096 is represented as 12 bits. ## 14.9. ADC interrputs ADC interrupts can be generated by any of the following events: - End of any conversion (EOC flag) - End of sequence conversion (EOS flag) - When analog watchdog detection occurs (AWD flag) - Occurs when the sampling phase ends (EOSMP flag) - When data overshoot occurs (OVR flag) Separate interrupt enable bit for flexible setting of ADC interrupts Table 14-5 ADC interrput | Interrupt event | Event flag | Enable control bit | | | |-----------------------------------|------------|--------------------|--|--| | End of conversion | EOC | EOCIE | | | | End of sequence of conversions | EOS | EOSIE | | | | Analog watchdog status bit is set | AWD | AWDIE | | | | End of sampling phase | EOSMP | EOSMPIE | | | | Overrun | OVR | OVRIE | | | ## 14.10. ADC registers ## 14.10.1. ADC interrupt and status register (ADC\_ISR) Address offset: 0x00 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|-----|-------|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res AWD | Res | Res | OVR | EOSEQ | EOC | EOSMP | Res | | | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset<br>Value | Function | |------|----------|-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | | | | | 7 | AWD | RC_W1 | 0 | Analog watchdog flag This bit is set by hardware when the converted voltage crosses the values programmed in the ADC_LTR and ADC_HTR registers. It is cleared by software writing 1 to it. 0: No analog watchdog event occurred (or the flag event was already acknowledged and cleared by software) 1: Analog watchdog event occurred | | 6:5 | Reserved | | | | | 4 | OVR | RC_W1 | 0 | ADC overrun This bit is set by hardware when an overrun occurs, meaning that a new conversion has complete while the EOC flag was already set. It is cleared by software writing 1 to it. 0: No overrun occurred (or the flag event was already acknowledged and cleared by software) 1: Overrun has occurred | | 3 | EOSEQ | RC_W1 | 0 | End of sequence flag This bit is set by hardware at the end of the conversion of a sequence of channels selected by the CHSEL bits. It is cleared by software writing 1 to it. | | Bit | Name | R/W | Reset<br>Value | Function | |-----|----------|-------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | O: Conversion sequence not complete (or the flag event was already acknowledged and cleared by software) 1: Conversion sequence complete | | 2 | EOC | RC_W1 | 0 | End of conversion flag This bit is set by hardware at the end of each conversion of a channel when a new data result is available in the ADC_DR register. It is cleared by software writing 1 to it or by reading the ADC_DR register. 0: Channel conversion not complete (or the flag event was already acknowledged and cleared by software) 1: Channel conversion complete | | 1 | EOSMP | RC_W1 | 0 | End of sampling flag This bit is set by hardware during the conversion, at the end of the sampling phase. It is cleared by software by programming it to '1'. 0: Not at the end of the sampling phase (or the flag event was already acknowledged and cleared by software) 1: End of sampling phase reached | | 0 | Reserved | | | | # 14.10.2. ADC interrupt enable register (ADC\_IER) Address offset: 0x04 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------------|----------|--------------|-----------------|----------|--------------|---------|----------|------------------|----------------|----------------|------------------|------------------|----------------|-------------|----------------| | Re Res | Res | Re | Re | Res | Res | Re | Res | Re | | S | S | S | S | S | S | S | 1/63 | 1163 | S | S | 1/69 | 1163 | S | 1/62 | S | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | <b>15</b> Re | 14<br>Re | <b>13</b> Re | <b>12</b><br>Re | 11<br>Re | <b>10</b> Re | 9<br>Re | 8<br>Re. | <b>7</b><br>AWDI | <b>6</b><br>Re | <b>5</b><br>Re | <b>4</b><br>OVRI | 3<br>EOSE | <b>2</b><br>EO | 1<br>EOSMPI | <b>0</b><br>Re | | _ | | - | | | _ | - | - | AWDI<br>E | _ | _ | - | 3<br>EOSE<br>QIE | | EOSMPI<br>E | - | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | | | | | 7 | AWDIE | RW | 0 | Analog watchdog interrupt enable This bit is set and cleared by software to enable/disable the analog watchdog interrupt. 0: Analog watchdog interrupt disabled 1: Analog watchdog interrupt enabled | | 6:5 | Reserved | | | | | 4 | OVRIE | RW | 0 | Overrun interrupt enable This bit is set and cleared by software to enable/disable the overrun interrupt. 0: Overrun interrupt disabled 1: Overrun interrupt enabled. An interrupt is generated when the OVR bit is set. | | 3 | EOSEQIE | RW | 0 | End of conversion sequence interrupt enable This bit is set and cleared by software to ena- ble/disable the end of sequence of conversions interrupt. 0: EOSEQ interrupt disabled 1: EOSEQ interrupt enabled. An interrupt is generated when the EOSEQ bit is set. | | 2 | EOCIE | RW | 0 | End of conversion interrupt enable This bit is set and cleared by software to enable/disable the end of conversion interrupt. 0: EOC interrupt disabled 1: EOC interrupt enabled. An interrupt is generated when the EOC bit is set. | | 1 | EOSMPIE | RW | 0 | End of sampling flag interrupt enable | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | This bit is set and cleared by software to enable/disable the end of the sampling phase interrupt. 0: EOSMP interrupt disabled. 1: EOSMP interrupt enabled. An interrupt is generated when the EOSMP bit is set. | | 0 | Reserved | | | | Description: Software can write these bits when ADSTART = 0 (to ensure that no conversion is in progress) # 14.10.3. ADC control register (ADC\_CR) Address offset: 0x08 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|-----------------|-----------------|----------|--------------|----------|-----------| | AD-<br>CAL | Res | RS | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>Res | 8<br>Res | 7<br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>AD-<br>STP | 3<br>Res | AD-<br>START | 1<br>Res | 0<br>ADEN | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | ADCAL | RS | 0 | ADC calibration This bit is set by software to start the calibration of the ADC. It is cleared by hardware after calibration is complete. 0: Calibration complete 1: Write 1 to calibrate the ADC. Read at 1 means that a calibration is in progress. | | 30:5 | Reserved | | | | | 4 | ADSTP | RS | 0 | ADC stop conversion command This bit is set by software to stop and discard an ongoing conversion (ADSTP Command). It is cleared by hardware when the conversion is effectively discarded and the ADC is ready to accept a new start conversion command. 0: No ADC stop conversion command ongoing 1: Write 1 to stop the ADC. Read 1 means that an ADSTP command is in progress. | | 3 | Reserved | | | | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | ADSTART | RS | 0 | ADC start conversion command This bit is set by software to start ADC conversion. Depending on the EXTEN [1:0] configuration bits, a conversion either starts immediately (software trigger configuration) or once a hardware trigger event occurs (hardware trigger configuration). It is cleared by hardware: — In single conversion mode (CONT = 0, DISCEN = 0), when software trigger is selected (EXTEN = 00): at the assertion of the end of Conversion Sequence (EOSEQ) flag. — In discontinuous conversion mode(CONT = 0, DISCEN = 1), when the software trigger is selected (EXTEN = 00): at the assertion of the end of Conversion (EOC) flag. — In all other cases: after the execution of the ADSTP command, at the same time as the ADSTP bit is cleared by hardware. Note: Software is allowed to set ADSTART only when ADEN = 1 (ADC is enabled and there is no pending request to disable the ADC) | | 1 | Reserved | | | | | 0 | ADEN | RS | 0 | ADC enable command Software setting this bit enables the ADC and the ADC will be ready to operate. 0: ADC disabled (OFF state) 1: enable ADC | # 14.10.4. ADC configuration register 1 (ADC\_CFGR1) Address offset: 0x0C | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------|----------|----------|-----------------|---------|---------|---------|----|-------|------|-----------|----------|------|----------------|------------|-----------| | Re | Res | | AWDO | ЭН | | Re | Re | AWDE | AWDS | Res | Re | Re | Res | Res | DIS- | | S | | | | | | S | S | N | GL | | S | | | | CEN | | | | RW | RW | R<br>W | R<br>W | | | RW | RW | | | | | | RW | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re<br>s | WAI<br>T | CON<br>T | OV-<br>RMO<br>D | Re<br>s | Re<br>s | Re<br>s | | EXTSE | iL . | ALIG<br>N | RES<br>L | S_SE | SC<br>ADI<br>R | DMACF<br>G | DMAE<br>N | | | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset<br>Value | Function | |-------|------------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:30 | Reserved | | | | | 29:26 | AWDCH[3:0] | RW | 0000 | Analog watchdog channel selection, software can clear and set this bit. Analog Watchdog Monitors Selected Input Channels 0000: ADC analog input channel 0 0001: ADC analog input channel 1 0010: ADC analog input channel 2 1011: Reserved 1011: ADC analog input channel 11 1100: ADC analog input channel 12 Other values: reserved bits Note: The channel configured by the AWDCH[3:0] bits also needs to be set to the CHSELR register | | Sure no conversions are in progress) | | | | <u> </u> | Software is allowed to write these hite only when ADCADT 10 /ts and | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Amalog Watchdog Enable Software can set and clear this bit O Disable analog watchdog 1: Enable watchdog Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) RW O Disable analog watchdog on one channel or all channels Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) RW DISCEN RW O D | | | | | Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | | Amuden RW 0 Software can set and clear this bit 0. Disable analog watchdog 1. Enable watchdog Software can set and clear this bit on the progress of progr | 25:24 | Reserved | | | - care no conversione are in progressy | | Enable analog watchdog on one channel or all channels Software can set and clear this bit to enable the analog watchdog on the channel or all channels set by the AWDCH[3:0] bits 0: Enable analog watchdog on and channels 1: Enable analog watchdog on and channels Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) 21:17 Reserved Discentification Reserved discontinuous mode discontinuous mode Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) Discentification Reserved discontinuous mode It is not possible to enable both discontinuous and continuous mode It is not possible to enable both discontinuous and continuous modes, setting Discentinuous mode It is not possible to enable both discontinuous and continuous modes, setting Discentinuous mode It is not possible to enable both discontinuous and continuous modes, setting Discentinuous mode Software is allowed to write these bits only when ADSART = 0 (to ensure no conversion mode Software can set and clear this bit to enable/disable wait for conversion mode Software can set and clear this bit to enable/disable wait for conversion mode to close Wait for conversion mode to open Software can set and clear this bit to enable/disable wait for conversion mode Software can set and clear this bit of set to 1, the conversion will occur conversion will occur conversion will not feet to 1. Software can set and clear this bit to 1, the conversion will occur conversion as a longer possible Software can set and clear this bit to configure how data overload is managed It is not possible to enable both discontinuous and continuous modes, setting DISCEN = 1 and CONT = 1 is prohibited. Software can set and clear this bit to configure how data overload is managed Software can set and clear this bit to configure how data overload is managed Software can set and clear this bit to configure how data overload is managed Software can set | | | RW | 0 | Software can set and clear this bit 0: Disable analog watchdog 1: Enable watchdog Software is allowed to write these bits only when ADSART = 0 (to en- | | discontinuous mode Software can set and clear this bit to enable/disable discontinuous mode O. Disable mod | | | RW | 0 | Enable analog watchdog on one channel or all channels Software can set and clear this bit to enable the analog watchdog on the channel or all channels set by the AWDCH[3:0] bits 0: Enable analog watchdog on all channels 1: Enable analog watchdog on one channel Software is allowed to write these bits only when ADSART = 0 (to en- | | Software can set and clear this bit to enable/disable discontinuous mode 1: Enable Wait for conversion mode to open Enable discontinuous modes, 1: Wait for conversion mode to open 1: Enable discontinuous modes, 1: Wait for conversion mode to open 1: Enable discontinuous modes, 1: Wait for conversion and progress) 1: Wait for conversion and progress) 1: Valida discontinuous modes 1: Enable discontinuous modes 1: Enable discontinuous modes 1: Enable discontinuous modes 1: Enable discontinuous modes 1: Wait for conversion discontinuous modes 1: Enable discontinuous modes 1: Enable discontinuous modes 1: Enable discontinuous modes 1: Enable discontinuous modes 1: Enable discontin | 21:17 | Reserved | | | | | Wait for conversion mode Software can set and clear this bit to enable/disable wait for conversion mode Software can set and clear this bit to enable/disable wait for conversion mode Software can set and clear this bit to enable/disable wait for conversion mode Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | 16 | DISCEN | RW | 0 | Software can set and clear this bit to enable/disable discontinuous mode 0: Disable discontinuous mode 1: Enable discontinuous mode It is not possible to enable both discontinuous and continuous modes, setting DISCEN = 1 and CONT = 1 is prohibited. Software is allowed to write these bits only when ADSART = 0 (to en- | | Software can set and clear this bit to enable/disable wait for conversion mode 14 WAIT RW 0 0: wait for conversion mode to close 1: Wait for conversion mode to open Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) Single/Continuous Conversion Mode Software can set and clear this bit. If set to 1, the conversion will occur consistently until the bit is cleared It is not possible to enable both discontinuous and continuous modes, setting DISCEN = 1 and CONT = 1 is prohibited. Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) Overload Management Mode Software can set and clear this bit to configure how data overload is managed 0: ADC_DR register retains old value when overload occurs 1: When an overload occurs, the ADC_DR register will be oveRWritten by the last conversion result Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) External trigger enable and polarity selection Software can set and clear this bit, select drive polarity and enable drive 00: Hardware driver detection disabled (software boot transition) 01: Rising edge hardware driver detection 10: Falling edge hardware driver detection Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) External trigger selection This bit selects the external event that triggers the start of a conversion 000: TRG0(TIM1_TRG0) 001: TRG3(Reserved) 101: | 15 | Reserved | | | out of the definition of the program | | Single/Continuous Conversion Mode Software can set and clear this bit. If set to 1, the conversion will occur consistently until the bit is cleared It is not possible to enable both discontinuous and continuous modes, setting DISCEN = 1 and CONT = 1 is prohibited. Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | 14 | WAIT | RW | 0 | Software can set and clear this bit to enable/disable wait for conversion mode 0: wait for conversion mode to close 1: Wait for conversion mode to open Software is allowed to write these bits only when ADSART = 0 (to en- | | OVRMOD RW OVRMOD RW OURMOD REGURING RW OURMOD CHACH This bit to configure how date overload occurs, the ADC_DR Gester Wed) OURMOD CHACH This bit select the external event that triggers the start of a conversion OURMOD THIS TRGO (Reserved) OURMOD TRGO (TIMI_TRGO) TRG | 13 | CONT | RW | 0 | Single/Continuous Conversion Mode Software can set and clear this bit. If set to 1, the conversion will occur consistently until the bit is cleared It is not possible to enable both discontinuous and continuous modes, setting DISCEN = 1 and CONT = 1 is prohibited. Software is allowed to write these bits only when ADSART = 0 (to en- | | Software can set and clear this bit, select drive polarity and enable drive 00: Hardware driver detection disabled (software boot transition) 01: Rising edge hardware driver detection 10: Falling edge hardware driver detection 11: Rising edge and falling edge hardware driver detection Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) Reserved | 12 | OVRMOD | RW | 0 | Overload Management Mode Software can set and clear this bit to configure how data overload is managed 0: ADC_DR register retains old value when overload occurs 1: When an overload occurs, the ADC_DR register will be oveRWritten by the last conversion result Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | | External trigger selection This bit selects the external event that triggers the start of a conversion 000: TRG0(TIM1_TRG0) 001: TRG1(TIM1_CC4) 010: TRG2(Reserved) 011: TRG3(TIM3_TRGP) 100: TRG4(Reserved) 101: TRG5(Reserved) 110: TRG6(Reserved) 111: TRG7(Reserved) Data alignment | | | RW | 00 | Software can set and clear this bit, select drive polarity and enable drive 00: Hardware driver detection disabled (software boot transition) 01: Rising edge hardware driver detection 10: Falling edge hardware driver detection 11: Rising edge and falling edge hardware driver detection Software is allowed to write these bits only when ADSART = 0 (to en- | | 8:6 EXTSEL[2:0] RW 000 This bit selects the external event that triggers the start of a conversion 000: TRG0(TIM1_TRG0) 001: TRG1(TIM1_CC4) 010: TRG2(Reserved) 011: TRG3(TIM3_TRGP) 100: TRG4(Reserved) 101: TRG5(Reserved) 110: TRG6(Reserved) 110: TRG6(Reserved) 111: TRG7(Reserved) 111: TRG7(Reserved) Data alignment | 9 | Reserved | | | | | | 8:6 | EXTSEL[2:0] | RW | 000 | This bit selects the external event that triggers the start of a conversion 000: TRG0(TIM1_TRG0) 001: TRG1(TIM1_CC4) 010: TRG2(Reserved) 011: TRG3(TIM3_TRGP) 100: TRG4(Reserved) 101: TRG5(Reserved) 101: TRG5(Reserved) 111: TRG5(Reserved) 110: TRG6(Reserved) 111: TRG7(Reserved) | | | 5 | ALIGN | RW | 0 | | | | | | | 0: right-aligned 1: Left-aligned Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | |-----|-------------|----|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:3 | RESSEL[1:0] | RW | 00 | Data resolution Software sets this bit to select the conversion resolution 00: 12 bits 01: 10 bits 10: 8 bits 11: 6 bits These bits are software operable only when ADEN = 0 | | 2 | SCANDIR | RW | 0 | Scan sequence direction Software can set and clear this bit to select the scan sequence direction 0: Up (from channel 0 to channel 11) 1: Down (from channel 11 to channel 0) Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | | 1 | DMACFG | RW | | DMA Configuration This bit can be set and cleared by software, selects between two DMA modes of operation and is valid when DMAEN = 1 0: DMA single mode selection 1: DMA cycle mode selection Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | | 0 | DMAEN | RW | 0 | Direct Memory Access Enable Software can set and clear this bit to enable the generation of DMA requests. Manage auto-conversion data with DMA controller 0: DMA is not enabled 1: Enable DMA | # 14.10.5. ADC configuration register 2 (ADC\_CFGR2) Address offset: 0x10 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|-----------------|----------|-----------------|----------|----------|----------|----------|----------| | CKM | ODE | | | Res | RW | RW | RW | RW | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>Res | 8<br>Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3<br>Res | 2<br>Res | 1<br>Res | 0<br>Res | | Bit | Name | R/W | Reset<br>Value | Function | |-------|-----------------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | CKMODE<br>[3:0] | RW | 0 | ADC clock mode, software can set and clear this bit to define the clock source of the analog ADC 0000: PCLK 0001: PCLK/2 0010: PCLK/4 0011: PCLK/8 0100: PCLK/8 0100: PCLK/16 0101: PCLK/32 0110: PCLK/32 0110: PCLK/64 1000: HIS 1001: HSI/2 1010: HSI/2 1010: HSI/4 1011: HSI/8 1100: HSI/16 1101: HSI/16 1101: HSI/16 1101: HSI/16 1101: HSI/16 1101: HSI/16 Note: ADCAL = 0, ADSTART = 0, ADSTP = 0 and ADEN = 0 only when ADC is not enabled). Software is allowed to manipulate these bits | | Bit | Name | R/W | Reset<br>Value | Function | |------|----------|-----|----------------|----------| | 27:0 | Reserved | | | | ## 14.10.6. ADC sampling time register (ADC\_SMPR) Address offset: 0x14 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|-----------------|----------|-----------------|----------|----------|-----|----------|-----| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>Res | 8<br>Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3<br>Res | 2 | 1<br>SMP | 0 | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | Reserved | | | | | 2:0 | SMP[2:0] | RW | 000 | Sampling time selection Software configurable bit selects the sampling time for all channels 000: 3.5 ADC clock cycles 001: 5.5 ADC clock cycles 010: 7.5 ADC clock cycles 011: 13.5 ADC clock cycles 100: 28.5 ADC clock cycles 101: 41.5 ADC clock cycles 110: 71.5 ADC clock cycles 110: 71.5 ADC clock cycles 110: 70.5 ADC clock cycles 110: 70.5 ADC clock cycles 111: 239.5 ADC clock cycles Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | ## 14.10.7. ADC watchdog threshold register (ADC\_TR) Address offset: 0x20 Reset value: 0x0FFF 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|----|----|----|----|----|----------|------------------|----|----|----|----|----| | Res | Res | Res | Res | | | | | | H | HT. | | | | | | | | | | | RW | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11 | 10 | 9 | 8 | 7 | <b>6</b> | _ <b>5</b><br>_⊤ | 4 | 3 | 2 | 1 | 0 | | Bit | Name | R/W | Reset<br>Value | Function | |-------|---------------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | Re-<br>served | | | | | 27:16 | HT[11:0] | RW | 0xFFF | Analog Watchdog High Threshold Software configurable to define analog watchdog high threshold Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | | 15:12 | Re-<br>served | | | | | 11:0 | LT[11:0] | RW | 0x000 | Analog Watchdog Low Threshold Software configurable to define analog watchdog low threshold Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | ## 14.10.8. ADC channel selection register (ADC\_CHSELR) Address offset: 0x28 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | | | | | | | | | | | | | | | | | Re | Re | Re | Res | Res | Re | Res |---------|---------|---------|-----------------|-----------------|---------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | S | s | S | | | S | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re<br>s | Re<br>s | Re<br>s | CHS<br>EL<br>12 | CHS<br>EL<br>11 | Re<br>s | CHS<br>EL 9 | CHS<br>EL 8 | CHS<br>EL 7 | CHS<br>EL 6 | CHS<br>EL 5 | CHS<br>EL 4 | CHS<br>EL 3 | CHS<br>EL 2 | CHS<br>EL 1 | CHS<br>EL 0 | | | | | RW | RW | R W | RW | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | Reserved | | 0 | | | 13 | Reserved | RW | 0 | | | 12 | CHSEL12 | RW | 0 | Channel 12 (VREFINT) select enable 0: Channel12 is not selected for conversion 1: Channel12 is selected for conversion Software is allowed to write this bit only if ADSART = 0 (to ensure no conversions are in progress) | | 11 | CHSEL11 | RW | 0 | Channel 11 (TS) select enable 0: Channel11 is not selected for conversion 1: Channel11 is selected for conversion Software is allowed to write this bit only if ADSART = 0 (to ensure no conversions are in progress) | | 10 | Reserved | RW | 0 | | | 9:0 | CHSELx | RW | 0x0000 | Channel selection These bits are software configurable to define the sequence conversion channel 0: Input channel-x is not selected for conversion 1: Input channel-x is selected for conversion Software is allowed to write these bits only when AD-SART = 0 (to ensure no conversions are in progress) | ## 14.10.9. ADC data register (ADC\_DR) Address offset: 0x40 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|------|--------|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | DATA | [15:0] | | | | | | | | | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | 0 | | | 15:0 | Reserved | R | 0x0 | Converted data This bit is read-only. The conversion result of the last converted channel is placed in this register. Data is left-aligned or right-aligned. | # 14.10.10. ADC calibration configuration and status registers (ADC\_CCSR) Address offset: 0x44 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|--------|-------|---------|-------|----|----|----|----|----|----|----|----|----|----|----| | CALON | CALFAI | Res | Res | Res | Re | | L | | | | S | S | S | S | S | S | S | S | S | S | S | | R | RC_W1 | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | CALSN | /IP[2:0 | CALSE | Re | | | ] | | L | S | S | S | S | S | S | S | S | S | S | S | | | | RV | ٧ | RW | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | CALON | R | 0 | Calibration flag, indicating that ADC calibration is in progress. 1: ADC calibration in progress 0: ADC calibration has ended or ADC calibration has not been started | | 30 | CALFAIL | RC_W1 | 0 | Calibration fail flag, which shows whether the ADC calibration is successful, used in conjunction with CALON. CALON = 0, CALFAIL = 1: ADC calibration failed CALON = 0, CALFAIL = 0: ADC calibration is successful CALON = 1, CALFAIL = 0: Calibrating CALON = 1, CALFAIL = 1: Invalid state Set by hardware, cleared by software writing 1 or cleared by software writing ADCAL = 1. | | 29:14 | Reserved | - | 0 | - | | 13:12 | CALSMP[2:0] | RW | 0 | Calibration sample time selection Configure the number of clock cycles for the sampling phase of calibration based on the following information: 00: 2 ADC clock cycles 01: 4 ADC clock cycles 10: 8 ADC clock cycles 11: 1 ADC clock cycles The longer the cycle of configuring SMP during calibration, the more accurate the calibration result, but this configuration will bring the problem of prolonged calibration cycle | | 11 | CALSEL | RW | 0 | Calibration content selection bit, used to select the content that needs to be calibrated 1: Calibrate OFFSET and linearity 0: Only calibrate OFFSET | | 10:0 | Reserved | - | 0 | - | # 14.10.11. ADC common configuration register (ADC\_CCR) Address offset: 0x308 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|-----------------|----------|-----------------|----------|-----------------|----------|----------|-----------------|----------|----------| | Res TSEN | VREFEN | Res | Res | Res | Res | Res | Res | | | | | | | | | | RW | RW | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | <b>9</b><br>Res | 8<br>Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3<br>Res | <b>2</b><br>Res | 1<br>Res | 0<br>Res | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | Reserved | | | | | 23 | TSEN | RW | 0 | Temperature sensor enable bit, software can set and clear this bit, enable/disable temperature sensor 0: Disable 1: enable Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | | 22 | VREFEN | RW | 0 | Reference Vrefint enable bit, software can set and clear this bit, enable/disable reference Vrefint 0: Disable 1: enable Software is allowed to write these bits only when ADSART = 0 (to ensure no conversions are in progress) | | 21:0 | Reserved | | | | ## 14.10.12. ADC register map | O<br>ff<br>s<br>et | Reg<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | 3 | 2 | 7 | 0 | |--------------------|--------------------------|-------|-----------|------|------------|------|------|------|------|-------|--------|------|------|------|------|------|--------|------|------|--------|---------|---------|------|--------|--------|-------------|--------|--------|------------|--------|--------|--------------|--------| | 0<br>x | ADC<br>_IS<br>_R | Res. AWD | Res. | Res. | OVR | EOSEQ | EOC | EOSMP | Res. | | 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | | 0 | 0 | 0 | 0 | | | 0<br>x | ADC<br>_IE<br>R | Res. AWDIE | Res. | Res. | OVRIE | EOSE- | EOCIE | EOSMPI | Res. | | 0 4 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | | 0 | 0 | 0 | 0 | | | 0<br>x | ADC<br>_CR | ADCAL | Res. ADSTP | Res. | AD- | Res. | ADEN | | 0 8 | Re-<br>set<br>valu<br>e | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | 0 | | 0 | | 0<br>x | ADC<br>_CF<br>GR1 | Res. | Res. | , | AWE<br>[3: | | I | Res. | Res. | AWDEN | AWDSGL | Res. | Res. | Res. | Res. | Res. | DISCEN | Res. | WAIT | CONT | OVRMOD | Res. | Res. | Res. | | XTS<br>[2:0 | | ALIGN | RES_SEL[1: | [0 | SCADIR | DMACFG | DMAEN | | 0<br>C | Re-<br>set<br>valu<br>e | | | 0 | 0 | 0 | 0 | | | 0 | 0 | | | | | | 0 | | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | ADC<br>_CF<br>GR2 | С | KM<br>[3: | | = | Res. | 0 | Re-<br>set<br>valu<br>e | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | > | | | | | | | | | | | | | | | | 0<br>x | ADC<br>_SM<br>PR<br>Re- | Res. Res | Res. | SMP<br>[2:0] | | | 1 4 | set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | | 0<br>x<br>2 | ADC<br>_TR<br>Re-<br>set | Res. | Res. | Res. | Res. | | | | | I | HT[1 | 1:0] | | | | | | Res. | Res. | Res. | Res. | | | | | l<br> | _T[1 | 1:0] | | | | | | | 0 | valu<br>e<br>ADC | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | 2 | 0 | 0 | 0<br>ල | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | _CH<br>SEL<br>R | Res | Res. CHSEL12 | CHSEL11 | Res. | CHSEL9 | CHSEL8 | CHSEL7 | CHSEL6 | CHSEL5 | CHSEL4 | CHSEL3 | CHSEL2 | CHSEL1 | CHSELO | | 8 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | ADC<br>_DR | Res. | | | | | | D/ | ATA | [15: | 0] | | | | | | | | x<br>4<br>0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>4 | ADC<br>_CC<br>SR | CALON | CALFAIL | Res. CALSMP | [1:0] | CALSEL | Res. | 4 | Re-<br>set | 0 | 0 | | | | | | | | | | | | | | | | | 0 | 0 | 0 | | | | | | | | | | | | | O<br>ff<br>s<br>et | Reg<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | œ | 7 | 9 | 5 | 4 | က | 2 | 1 | 0 | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | | valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0<br>x | ADC<br>_CC<br>R | Res. TSEN | VREFE | Res. | 3<br>0<br>8 | Re-<br>set<br>valu<br>e | | | | | | | | | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | | # 15. Comparator (COMP) ## 15.1. Introduction Two general purpose comparators (general purpose comparators) COMP are integrated in the chip, namely COMP1 and COMP2. These two modules can be used as separate modules or combined with timer. Comparators can be used as follows: - Triggered by analog signal to generate low power mode wake-up function - Analog signal conditioning - Current control loop of Cycle by cycle when connected with PWM output from timer ## 15.2. COMP main features - Each comparator has configurable positive or negative input for flexible voltage selection - Multiple I/O pins - > VCC - Output of temperature sensor - Internal reference voltage and 3 fractional values (1/4, 1/2, 3/4) provided by voltage divider - Configurable hysteresis function - Programmable speed and power consumption - Output can be connected to I/O or timer input as trigger - OCREF\_CLR event (cycle by cycle current control) - Brake for fast PWM shutdown - COMP1 and COMP2 can be combined into window COMP - Each COMP has interrupt generation capability, which is used as wake-up (via EXTI) from low-power modes (sleep and stop modes) # 15.3. COMP function description ## 15.3.1. COMP diagram Figure 15-1 Comparator architecture block diagram ## 15.3.2. COMP pins and internal signals The I/O used as comparator input must be configured in analog mode in the GPIO register. The comparator output can be connected to the I/O pin through the alternate function channel (alternate function) on the GPIO. The outputs can also be internally connected to the inputs of various timers for the following purposes: - When the brake input is connected, the emergency shutdown of the PWM signal - Cycle-by-cycle current control using OCREF\_CLR input - Input capture for timing measurements #### 15.3.3. COMP reset and clock The COMP module has two clock sources: - 1) PCLK (APB clock), used to provide the clock to the configuration register - 2) COMP clock, used for the clock of the circuit after the analog comparator output (the latch circuit of the analog output, the glitch filter circuit, etc.), which can be selected as PCLK or LSI. When you need to work in stop mode, choose LSI. The reset signal sources of the COMP module are: 1) The reset of the circuit after the analog comparator output (the latch circuit of the analog output, the glitch filter circuit, etc.), the reset signal includes the APB reset source and the COMP module software reset source (RCC\_APBRSTR2.COMP1RST and RCC\_APBRSTR2.COMP2RST) #### 15.3.4. COMP lock mechanism Comparators can be used for safety purposes such as overcurrent and temperature protection. For applications with specific functional safety requirements, it is necessary to ensure that the comparator program cannot be rewritten in the event of register access errors and PC (program counter) confusion. If the write to the register is complete, the COMPx Lock bit is set to 1, which makes the entire register Thus, the comparator control and status registers can be write protected (read only). read-only, including the COMPx Lock bit. Write protection can only be reset by the chip's reset signal. ### 15.3.5. Window comparator The role of the Window comparator is to monitor whether the analog voltage is within the low and high thresholds. A window comparator can be created using two comparators. The monitored analog voltage is connected to the non-inverting (+) inputs of both comparators at the same time, and the high and low thresholds are connected to the inverting inputs (-) of the two comparators, respectively. By enabling the WINMODE bit, the non-inverting (+ input) of the two comparators can be connected together to save one I/O pin. Figure 15-2 Window comparator #### 15.3.6. Hysteresis To avoid spurious output transitions in noisy signal conditions, the comparator can be enabled with hysteresis (by enabling the HYST bit in COMP1\_CSR, both COMP1 and COMP2 hysteresis can be turned on). #### 15.3.7. Power modes The power consumption and propagation delay of the comparator can be selected from different modes by the PWRMODE[1:0] bits of the COMPx\_CSR register to achieve the most suitable trade-off in a specific application. The optional modes include high speed and medium speed. Relatively speaking, the high speed mode consumes more power and has a smaller transmission delay. Note that before entering stop, if you select the PWR\_CR2 register LPR = 1 (that is, choose to use the low power regulator to supply power), you need to first set COMP at Medium speed (PWRMODE = 01). In addition, in order to reduce power consumption, APB clock and COMP clock are controlled by RCC\_APBENR2.COMP1EN (and RCC\_APBENR2.COMP2EN), software can only enable this register when using COMP module. ## 15.3.8. Comparator filtering The output filter function of COMP and the corresponding filter width can be enabled by setting the COMP\_FR register. Note that this setting should be done before COMP\_EN is enabled. Figure 15-3 COMP filter ## 15.3.9. COMP interrupt The comparator output is internally connected to the EXTI controller (extended interrupts and events). Each comparator has a separate EXTI line (17 and 18) and can generate interrupts or events. The same mechanism is used for wake-up from low power. ## 15.4. COMP registers ## 15.4.1. COMP1 control and status registers (COMP1\_CSR) Address offset: 0x00 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------------------|--------------|---------|---------|-------------|---------|------|-------------|---------|---------|---------|---------|---------|--------------------|-------------------|------------------| | LOC<br>K | COMP_O<br>UT | Re<br>s | Re<br>s | Res | Re<br>s | Res | Res | Re<br>s | Re<br>s | Re<br>s | Re<br>s | | /R-<br>DE[1:<br>)] | Res | HYST | | RW | R | | | | | | | | | | | R<br>W | R<br>W | | RW | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PO-<br>LAR-<br>ITY | Res | Re<br>s | Re<br>s | WINMO<br>DE | Re<br>s | INPS | EL[1:<br>)] | 1 | INMSE | EL[3:0] | l | Re<br>s | Re<br>s | SCALE<br>R<br>_EN | COMP<br>1<br>_EN | | RW | | | | RW | | RW | RW | R | R | R | R | | | RW | RW | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | LOCK | RW | 0 | COMP1_CSR register lock Set by software and cleared by system reset. When set, all 32 bits of the COMP1_CSR register are locked 0: Unlocked, the entire register can be read and written 1: Locked, the entire register is read-only | | Bit | Name | R/W | Reset Value | Function | |-------|--------------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30 | COMP_OUT | R | | COMP1 output status This bit is read-only and reflects the polarity-selected output level of COMP1. | | 29:20 | Reserved | | | | | 19:18 | PWRMODE[1:0] | RW | 0 | COMP1 power mode selection Software is readable and writable, choosing the power consumption and thus the speed of the COMP1. In high speed mode, the power consumption is larger and the delay is smaller 00: High speed 01: Medium speed 10: High speed 11: High speed Note: This bit is not controlled by the LOCK function. | | 17 | Reserved | | | | | 16 | HYST | RW | 0 | COMP1 and COMP2 hysteresis function enable control 0: The hysteresis function is disabled 1: The Hysteresis function enabled | | 15 | POLARITY | RW | 0 | COMP1 polarity selection Software readable and writable (if not locked) 0: do not reverse 1: Reverse | | 14:12 | Reserved | | | | | 11 | WINMODE | RW | 0 | COMP1 output selection (window mode) Software readable and writable (if not locked) 0: The signal is selected by INPSEL[1:0] 1: COMP2_INP signal of COMP2 Note that the WINMODE modes of the two COMPs cannot be enabled at the same time. | | 10 | Reserved | | | | | 9:8 | INPSEL[1:0] | RW | 00 | 00: PB8<br>01: PB2<br>10: PA1<br>11: Reserved | | 7:4 | INMSEL[3:0] | RW | 0000 | 0000: 1/4 VREFINT<br>0001: 1/2 VREFINT<br>0010: 3/4 VREFINT<br>0011: VREFINT<br>0100: VCC<br>0101: TS<br>0110: PB1<br>0111: Reserved<br>1000: PA0<br>其他: 1/4 VREFINT | | 3:2 | Reserved | | | | | 1 | SCALER_EN | RW | 0 | The VREFINT related input is enabled. When any one of VREFINT, 3/4 VREFINT, 1/2 VREFINT, and 1/4 VREFINT is selected as the comparator input, this register bit must be turned on. 0: do not open SCALER 1: Enable SCALER | | 0 | COMP1_EN | RW | 0 | COMP1 enable bit Software readable and writable (if not locked) 0: Disable 1: Enable | ## 15.4.2. COMP1 filter register (COMP1\_FR) Address offset: 0x04 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-------|---------|-----|-----|-----|-----|-----|-----|--------| | | | | | | | l | FLTCN | T1[15:0 | )] | | | | | | | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res FLTEN1 | | | | | | | | | | | | | | | | | RW | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | FLTCNT1 | RW | 0x0 | Comparator 1 Sample Filter Counter The sampling clock is APB or LSI. The filter count value is configurable. When the number of sampling times reaches the filter count value, the results are output consistently. Sampling count period = FLTCNT[15:0] | | 15:1 | Reserved | | 0x0 | | | 0 | FLTEN1 | RW | 0x0 | Comparator 1 digital filter function configuration 0: Disable digital filter function 1: Enable digital filter function Note: This bit must be set when COMP1_EN is 0 | # 15.4.3. COMP2 control and status register (COMP2\_CSR) Address offset: 0x10 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------------------|--------------|---------|---------|-------------|---------|-----------|-------|--------|--------|--------|----------|---------|--------------------|---------|------------------| | LOC<br>K | COMP_OU<br>T | Re<br>s | Re<br>s | Res | Re<br>s | Res | | | Res | | <b>(</b> | | /R-<br>)E[1:<br>)] | | Res | | RW | R | | | | | | | | | | | RW | RW | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PO-<br>LAR-<br>ITY | Res | Re<br>s | Re<br>s | WINMOD<br>E | Re<br>s | INPS<br>0 | EL[1: | | INMSE | EL[3:0 | | Re<br>s | Re<br>s | Re<br>s | COMP<br>2<br>_EN | | RW | | - | - | RW | - | RW | RW | R<br>W | R<br>W | R<br>W | R<br>W | | | | RW | | Bit | Name | R/W | Reset<br>Value | Function | |-------|--------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | LOCK | RW | 0 | COMP2_CSR register lock Set by software and cleared by system reset. When set, all 32 bits of the COMP2_CSR register are locked 0: Unlocked, the entire register can be read and written 1: Locked, the entire register is read-only | | 30 | COMP_OUT | R | | COMP2 output status This bit is read-only and reflects the polarity-selected output level of COMP2. | | 29:20 | Reserved | | | | | 19:18 | PWRMODE[1:0] | RW | | COMP2 power mode selection Software readable and writable, power mode selected and the resulting speed of COMP2 00: High speed 01: Medium speed 10: High speed 11: High speed Note: This bit is not controlled by the LOCK function. | | 17:16 | reserved | | | | | 15 | POLARITY | RW | | COMP2 polarity selection Software readable and writable (if not locked) 0: do not reverse 1: Reverse | | 14:12 | Reserved | | | | | 11 | WINMODE | RW | | COMP2 non-inverting output selection (window mode) Software readable and writable (if not locked) 0: The signal is selected by INPSEL[1:0] 1: COMP1_INP signal of COMP1 Note that the WINMODE modes of the two COMPs cannot be enabled at the same time. | | 10 | Reserved | | | | | 9:8 | INPSEL[1:0] | RW | | Signal selection of COMP2 non-inverting input<br>Software readable and writable (if not locked)<br>00: PB4<br>01: PB6 | | Bit | Name | R/W | Reset<br>Value | Function | |-----|-------------|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 10: PA3 | | | | | | 11: PF3 | | 7:4 | INMSEL[3:0] | RW | | 0000: 1/4 VREFINT 0001: 3/4 VREFINT 0010: 1/2 VREFINT 0011: VREFINT 0100: VCC 0101: TS 0110: PB3 0111: PB7 1000: PA2 > 1000: 1/4 VREFINT | | 3:1 | Reserved | | | | | 0 | COMP2_EN | RW | | COMP2 enable bit Software readable and writable (if not locked) 0: Disable 1: Enable | # 15.4.4. COMP2 filter register (COMP2\_FR) Address offset: 0x14 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-------|---------|-----|-----|-----|-----|-----|-----|--------| | | | | | | | F | FLTCN | T2[15:0 | ] | | | | | | | | RW | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res FLTEN2 | | | | | | | | | | | | | | | | | RW | | Bit | Name | R/W | Reset Value | Function | |-------|---------------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | FLTCNT2[15:0] | RW | 0x0 | Comparator 2 Sample Filter Counter The sampling clock is APB or LSI. The filter count value is configurable. When the number of sampling times reaches the filter count value, the results are output con- sistently. Sampling count period = FLTCNT[15:0] | | 15:1 | Reserved | | 0x00 | | | 0 | FLTEN2 | RW | 0x0 | Comparator 2 digital filter function configuration 0: Disable digital filter function 1: Enable digital filter function Note: This bit must be set when COMP2_EN is 0 | # 15.4.5. COMP register map | O<br>ff<br>s<br>et | Reg<br>iste<br>r | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | က | 2 | - | 0 | |--------------------|-------------------------|--------------------------------------------------|----|----|----|----|----|----|----|----|----|------|----------|------|------|------|---------|------|--------------|---------------|-----------------|------|------|------|------|------|-----------|----------|------|------|--------|---|---| | 0<br>x<br>0 | CO MP<br>1_C<br>SR | COMP OUT Res. Res. Res. Res. Res. Res. Res. Res. | | | | | | | | | | HYST | POLARITY | Res. | Res. | Res. | WINMODE | Res. | INDOEL [1.0] | IINF SEE[1.0] | INMSEL<br>[3:0] | | | | Res. | Res. | SCALER EN | COMP1_EN | | | | | | | 0 | Re-<br>set<br>valu<br>e | 0 | 0 | | | | | | | | | | | 0 | 0 | | 0 | 0 | | | | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | | 0<br>x | CO<br>MP<br>1_F<br>R | ELTONT1[15:0] | | | | | | | | | | | | | | Res. FLTEN1 | | | | 0 4 | Re-<br>set<br>valu<br>e | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | 0 | | O<br>ff<br>s<br>et | Reg<br>iste<br>r | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|-------------------------|-------------------------------------------------------|----|----|----|----|----|----|----|----|----|----|------|----------|------|------|------|---------|------|-------------|---------------|-----------------|------|------|------|------|-----------|----------|------|------|--------|---|---| | 0<br>x<br>1 | CO<br>MP<br>2_R<br>SR | LOCK COMP OUT Res. Res. Res. Res. Res. Res. Res. Res. | | | | | | | | | | | HYST | POLARITY | Res. | Res. | Res. | WINMODE | Res. | NDSEI [1-0] | IINI OLL[1.0] | INMSEL<br>[3:0] | | | Res, | Res. | SCALER EN | COMP2_EN | | | | | | | 0 | Re-<br>set<br>valu<br>e | 0 | 0 | | | | | | | | | | | 0 | 0 | | 0 | 0 | | | | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | | 0<br>x | CO<br>MP<br>2_F<br>R | MP FLTCNT2[15:0] | | | | | | | | | | | | | | Res. FLTEN2 | | | | 1 4 | Re-<br>set<br>valu<br>e | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | 0 | # 16. Advanced-control timer (TIM1) ## 16.1. TIM1 introduction The advanced-control timers (TIM1) consist of a 16-bit auto-reload counter driven by a programmable prescaler. It may be used for a variety of purposes, including measuring the pulse lengths of input signals (input capture) or generating output waveforms (output compare, PWM, complementary PWM with dead-time insertion). Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers. The advanced-control (TIM1) and general-purpose (TIMx) timers are completely independent, and do not share any resources. They can be synchronized together. ## 16.2. TIM1 main features - 16-bit up, down, up/down auto-reload counter. - 16-bit programmable prescaler allowing dividing (also "on the fly") the counter clock frequency either by any factor between 1 and 65536. - Up to 4 independent channels for: - Input capture - Output compare - PWM generation (Edge and Center-aligned Mode) - One-pulse mode output - Complementary outputs with programmable dead-time - Synchronization circuit to control the timer with external signals and to interconnect several timers together. - Repetition counter to update the timer registers only after a given number of cycles of the counter. - Break input to put the timer's output signals in reset state or in a known state. - Interrupt/DMA generation on the following events: - Update: counter overflow/underflow, counter initialization (by software or internal/external trigger) - Trigger event (counter start, stop, initialization or count by internal/external trigger) - Input capture - Output compare - Break input - Supports incremental (quadrature) encoder and hall-sensor circuitry for positioning purposes - Trigger input for external clock or cycle-by-cycle current management Figure 16-1 Advanced-control timer block diagram ## 16.3. TIM1 functional description ## 16.3.1. Time-base unit The main block of the programmable advanced-control timer is a 16-bit counter with its related autoreload register. The counter can count up, down or both up and down. The counter clock can be divided by a prescaler. The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running. The time-base unit includes: - Counter register (TIMx\_CNT) - Prescaler register (TIMx\_PSC) - Auto-reload register (TIMx\_ARR) - Repetition counter register (TIMx\_RCR) The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIMx\_CR1 register. The update event is sent when the counter reaches the overflow (or underflow when downcounting) and if the UDIS bit equals 0 in the TIMx\_CR1 register. It can also be generated by software. The counter is clocked by the prescaler output CK\_CNT, which is enabled only when the counter enable bit (CEN) in TIMx\_CR1 register is set. Note that the counter starts counting 1 clock cycle after setting the CEN bit in the TIMx\_CR1 register. #### Prescaler description The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit register (in the TIMx\_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event. The following pictures give some examples of the counter behavior when the prescaler ratio is changed on the fly: Figure 16-2 Counter timing diagram with prescaler division change from 1 to 2 Figure 16-3 Counter timing diagram with prescaler division change from 1 to 4 #### 16.3.2. Counter modes #### **Upcounting mode** In upcounting mode, the counter counts from 0 to the auto-reload value (content of the TIMx\_ARR register), then restarts from 0 and generates a counter overflow event. If the repetition counter is used, the update event (UEV) is generated after upcounting is repeated for the number of times programmed in the repetition counter register plus one (TIMx\_RCR+1). Else the update event is generated at each counter overflow. Setting the UG bit in the TIMx\_EGR register (by software or by using the slave mode controller) also generates an update event. The UEV event can be disabled by software by setting the UDIS bit in the TIMx\_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIMx\_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event. When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx\_SR register) is set (depending on the URS bit): - The repetition counter is reloaded with the content of TIMx\_RCR register - The auto-reload shadow register is updated with the preload value (TIMx\_ARR) - The buffer of the prescaler is reloaded with the preload value (content of the TIMx\_PSCregister) The following figures show some examples of the counter behavior for different clock frequencies when TIMx ARR = 0x36. Figure 16-4 Counter timing diagram, internal clock divided by 1 Figure 16-5 Counter timing diagram, internal clock divided by 2 Figure 16-6 Counter timing diagram, internal clock divided by 4 Figure 16-7 Counter timing diagram, internal clock divided by N Figure 16-8 Counter timing diagram, update event when ARPE = 0 (TIMx\_ARR no preloaded) Figure 16-9 Counter timing diagram, update event when ARPE = 1 (TIMx\_ARR preloaded) #### **Downcounting mode** In downcounting mode, the counter counts from the auto-reload value (content of the TIMx\_ARR register) down to 0, then restarts from the auto-reload value and generates a counter underflow event. If the repetition counter is used, the update event (UEV) is generated after downcounting is repeated for the number of times programmed in the repetition counter register (TIMx\_RCR). Else the update event is generated at each counter underflow. Setting the UG bit in the TIMx\_EGR register (by software or by using the slave mode controller) also generates an update event. The UEV update event can be disabled by software by setting the UDIS bit in TIMx\_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until UDIS bit has been written to 0. However, the counter restarts from the current auto-reload value, whereas the counter of the prescaler restarts from 0 (but the prescale rate doesn't change). In addition, if the URS bit (update request selection) in TIMx\_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event. When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx\_SR register) is set (depending on the URS bit): - The repetition counter is reloaded with the content of TIMx\_RCR register - The buffer of the prescaler is reloaded with the preload value (content of the TIMx\_PSC register) - The auto-reload active register is updated with the preload value (content of the TIMx\_ARR register) Note: the auto-reload is updated before the counter is reloaded, so that the next period is the expected one. Figure 16-10 Counter timing diagram, internal clock divided by 1 Figure 16-11 Counter timing diagram, internal clock divided by 2 Figure 16-12 Counter timing diagram, internal clock divided by 4 Figure 16-13 Counter timing diagram, internal clock divided by N Figure 16-14 Counter timing diagram, update event when repetition counter is not used ## Center-aligned mode (up/down counting) In center-aligned mode, the counter counts from 0 to the auto-reload value (content of the TIMx\_ARR register) – 1, generates a counter overflow event, then counts from the autoreload value down to 1 and generates a counter underflow event. Then it restarts counting from 0. Center-aligned mode is active when the CMS bits in TIMx\_CR1 register are not equal to '00'. The Output compare interrupt flag of channels configured in output is set when: the counter counts down (Center aligned mode 1, CMS = "01"), the counter counts up (Center aligned mode 2, CMS = "10") the counter counts up and down (Center aligned mode 3, CMS = "11"). In this mode, the DIR direction bit in the TIMx\_CR1 register cannot be written. It is updated by hardware and gives the current direction of the counter. The update event can be generated at each counter overflow and at each counter underflow or by setting the UG bit in the TIMx\_EGR register (by software or by using the slave mode controller) also generates an update event. In this case, the counter restarts counting from 0, as well as the counter of the prescaler. The UEV update event can be disabled by software by setting the UDIS bit in the TIMx\_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until UDIS bit has been written to 0. However, the counter continues counting up and down, based on the current auto-reload value. In addition, if the URS bit (update request selection) in TIMx\_CR1 register is set, setting the UG bit generates an UEV update event but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event. When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx\_SR register) is set (depending on the URS bit). - The repetition counter is reloaded with the content of TIMx\_RCR register - The buffer of the prescaler is reloaded with the preload value (content of the TIMx PSC register) ■ The auto-reload active register is updated with the preload value (content of the TIMx\_ARR register) Note: if the update source is a counter overflow, the autoreload is updated before the counter is reloaded, so that the next period is the expected one (the counter is loaded with the new value). Figure 16-15 Counter timing diagram, internal clock divided by 1, TIMx\_ARR = 0x6 Figure 16-16 Counter timing diagram, internal clock divided by 2, TIMx\_ARR = 0x36 Figure 16-17 Counter timing diagram, internal clock divided by 4, TIMx\_ARR = 0x36 Figure 16-18 Counter timing diagram, internal clock divided by N Figure 16-19 Counter timing diagram, update event with ARPE = 1 (counter underflow) Figure 16-20 Counter timing diagram, Update event with ARPE = 1 (counter overflow) ## 16.3.3. Repetition counter Time-base unit describes how the update event (UEV) is generated with respect to the counter over-flows/underflows. It is actually generated only when the repetition counter has reached zero. This can be useful when generating PWM signals. This means that data are transferred from the preload registers to the shadow registers (TIMx\_ARR auto-reload register, TIMx\_PSC prescaler register, but also TIMx\_CCRx capture/compare registers in compare mode) every N+1 counter overflows or underflows,where N is the value in the TIMx\_RCR repetition counter register. The repetition counter is decremented: - At each counter overflow in upcounting mode. - At each counter underflow in downcounting mode. - At each counter overflow and at each counter underflow in center-aligned mode. Although this limits the maximum number of repetition to 128 PWM cycles, it makes it possible to update the duty cycle twice per PWM period. When refreshing compare registers only once per PWM period in center-aligned mode, maximum resolution is 2xTck, due to the symmetry of the pattern. The repetition counter is an auto-reload type, the repetition rate is maintained as defined by the TIMx\_RCR register value. When the update event is generated by software (by setting the UG bit in TIMx\_EGR register) or by hardware through the slave mode controller, it occurs immediately whatever the value of the repetition counter is and the repetition counter is reloaded with the content of the TIMx\_RCR register. In center-aligned mode, for odd values of RCR, the update event occurs either on the overflow or on the underflow depending on when the RCR register was written and when the counter was started. If the RCR was written before starting the counter, the UEV occurs on the overflow. If the RCR was written after starting the counter, the UEV occurs on the underflow. For example for RCR = 3, the UEV is generated on each 4th overflow or underflow event depending on when RCR was written. Figure 16-21 Update rate examples depending on mode and TIMx\_RCR register settings #### 16.3.4. Clock selection The counter clock can be provided by the following clock sources: - Internal clock (CK\_INT) - External clock mode1: external input pin - External clock mode2: external trigger input ETR - Internal trigger inputs (ITRx): using one timer as prescaler for another timer, for example, the user can configure Timer 1 to act as a prescaler for Timer 3. #### Internal clock source (CK\_INT) If the slave mode controller is disabled (SMS = 000), then the CEN, DIR (in the TIMx\_CR1 register) and UG bits (in the TIMx\_EGR register) are actual control bits and can be changed only by software (except UG which remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK\_INT. Figure 16-22 Control circuit in normal mode, internal clock divided by 1 #### External clock source mode 1 This mode is selected when SMS = 111 in the TIMx\_SMCR register. The counter can count at each rising or falling edge on a selected input. Figure 16-23 TI2 external clock connection example Figure 16-24 Control circuit in external clock mode 1 #### External clock source mode 2 This mode is selected by writing ECE = 1 in the TIMx\_SMCR register. The counter can count at each rising or falling edge on the external trigger input ETR. Figure 16-25 External trigger input block Figure 16-26 Control circuit in external clock mode 2 ## 16.3.5. Capture/compare channels Each Capture/Compare channel is built around a capture/compare register (including a shadow register), a input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control). The input stage samples the corresponding TIx input to generate a filtered signal TIxF. Then, an edge detector with polarity selection generates a signal (TIxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS). Figure 16-27 Capture/compare channel (example: channel 1 input stage) The output stage generates an intermediate waveform that is then used for reference: OCxRef (active high). The polarity acts at the end of the chain. Figure 16-28 Capture/compare channel 1 main circuit Figure 16-29 Output stage of capture/compare channel (channel 1 to 3) Figure 16-30 Output stage of capture/compare channel (channel 4) The capture/compare block is made of one preload register and one shadow register. Write and read always access the preload register. In capture mode, captures are actually done in the shadow register, which is copied into the preload register. In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter. #### 16.3.6. Input capture mode In Input capture mode, the Capture/Compare registers (TIMx\_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCXIF flag (TIMx\_SR register) is set and an interrupt or a DMA request can be sent if they are enabled. If a capture occurs while the CCxIF flag was already high, then the over-capture flag CCxOF (TIMx\_SR register) is set. CCxIF can be cleared by software by writing it to '0' or by reading the captured data stored in the TIMx\_CCRx register. CCxOF is cleared when written to '0'. The following example shows how to capture the counter value in TIMx\_CCR1 when TI1 input rises. To do this, use the following procedure: - Select the active input: TIMx\_CCR1 must be linked to the TI1 input, so write the CC1S bits to 01 in the TIMx\_CCMR1 register. As soon as CC1S becomes different from 00, the channel is configured in input and the TIMx\_CCR1 register becomes read-only. - Program the needed input filter duration with respect to the signal connected to the timer (by programming ICxF bits in the TIMx\_CCMRx register if the input is a TIx input). Let's imagine that, when toggling, the input signal is not stable during at must five internal clock cycles. We must program a filter duration longer than these five clockcycles. We can validate a transition on TI1 when 8 consecutive samples with the new level have been detected (sampled at fDTS frequency). Then write IC1F bits to 0011 in the TIMx\_CCMR1 register. - Select the edge of the active transition on the TI1 channel by writing CC1P bit to 0 in the TIMx\_CCER register (rising edge in this case). - Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to '00' in the TIMx\_CCMR1 register). - Enable capture from the counter into the capture register by setting the CC1E bit in the TIMx CCER register. - If needed, enable the related interrupt request by setting the CC1IE bit in the TIMx\_DIER register, and/or the DMA request by setting the CC1DE bit in the TIMx\_DIER register. When an input capture occurs: - The TIMx\_CCR1 register gets the value of the counter on the active transition. - CC1IF flag is set (interrupt flag). CC1OF is also set if at least two consecutive captures occurred whereas the flag was not cleared. - An interrupt is generated depending on the CC1IE bit. - A DMA request is generated depending on the CC1DE bit. In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data. Note: IC interrupt and/or DMA requests can be generated by software by setting the corresponding CCxG bit in the TIMx\_EGR register. ### 16.3.7. PWM input mode This mode is a particular case of input capture mode. The procedure is the same except: Two lcx signals are mapped on the same Tix input. - The 2 lcx signals are active on edges with opposite polarity. - One of the two TixFP signals is selected as trigger input and the slave mode controller is configured in reset mode. For example, user can measure the period (in TIMx\_CCR1 register) and the duty cycle (in TIMx\_CCR2 register) of the PWM applied on TI1 using the following procedure (depending on CK\_INT frequency and prescaler value): - Select the active input for TIMx\_CCR1: write the CC1S bits to 01 in the TIMx\_CCMR1 register (TI1 selected). - Select the active polarity for TI1FP1 (used both for capture in TIMx\_CCR1 and counter clear): write the CC1P bit to '0' (active on rising edge). - Select the active input for TIMx\_CCR2: write the CC2S bits to 10 in the TIMx\_CCMR1 register (TI1 selected). - Select the active polarity for TI1FP2 (used for capture in TIMx\_CCR2): write the CC2P bit to '1' (active on falling edge). - Select the valid trigger input: write the TS bits to 101 in the TIMx\_SMCR register (TI1FP1 selected). - Configure the slave mode controller in reset mode: write the SMS bits to 100 in the TIMx\_SMCR register. - Enable the captures: write the CC1E and CC2E bits to '1' in the TIMx\_CCER register. Figure 16-31 PWM input mode timing #### 16.3.8. Forced output mode In output mode (CCxS bits = 00 in the TIMx\_CCMRx register), each output compare signal (OCxREF and then OCx/OCxN) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter. To force an output compare signal (OCXREF/OCx) to its active level, the user just needs to write 101 in the OCxM bits in the corresponding TIMx\_CCMRx register. Thus OCXREF is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit. For example: CCxP = 0 (OCx active high) = > OCx is forced to high level. The OCxREF signal can be forced low by writing the OCxM bits to 100 in the TIMx\_CCMRx register. The comparison between the TIMx\_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt and DMA requests can be sent accordingly. This is described in the output compare mode section below. ## 16.3.9. Output compare mode This function is used to control an output waveform or indicating when a period of time has elapsed. When a match is found between the capture/compare register and the counter, the output compare function: - Assigns the corresponding output pin to a programmable value defined by the output compare mode (OCxM bits in the TIMx\_CCMRx register) and the output polarity (CCxP bit in the TIMx\_CCER register). The output pin can keep its level (OCXM = 000), be set active (OCxM = 001), be set inactive (OCxM = 010) or can toggle (OCxM = 011) on match. - Sets a flag in the interrupt status register (CCxIF bit in the TIMx\_SR register). - Generates an interrupt if the corresponding interrupt mask is set (CCXIE bit in the TIMx\_DIER register). - Sends a DMA request if the corresponding enable bit is set (CCxDE bit in the TIMx\_DIER register, CCDS bit in the TIMx\_CR2 register for the DMA request selection). The TIMx\_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIMx\_CCMRx register. In output compare mode, the update event UEV has no effect on OCxREF and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One Pulse mode). #### Procedure: - 1. Select the counter clock (internal, external, prescaler). - 2. Write the desired data in the TIMx\_ARR and TIMx\_CCRx registers. - 3. Set the CCxIE bit if an interrupt request is to be generated. - 4. Select the output mode. For example: - Write OCxM = 011 to toggle OCx output pin when CNT matches CCRx - Write OCxPE = 0 to disable preload register - Write CCxP = 0 to select active high polarity - Write CCxE = 1 to enable the output - 5. Enable the counter by setting the CEN bit in the TIMx\_CR1 register. The TIMx\_CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE = '0', else TIMx\_CCRxshadow register is updated only at the next update event UEV). An example is given in Figure 16-32. Figure 16-33 Output compare mode, toggle on OC1. #### 16.3.10. PWM mode Pulse Width Modulation mode allows generating a signal with a frequency determined by the value of the TIMx\_ARR register and a duty cycle determined by the value of the TIMx\_CCRx register. The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing '110' (PWM mode 1) or '111' (PWM mode 2) in the OCxM bits in the TIMx\_CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the TIMx\_CCMRx register, and eventually the auto-reload preload register (in upcounting or center-aligned modes) by setting the ARPE bit in the TIMx\_CR1 register. As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, the user must initialize all the registers by setting the UG bit in the TIMx EGR register. OCx polarity is software programmable using the CCxP bit in the TIMx\_CCER register. It can be programmed as active high or active low. OCx output is enabled by a combination of the CCxE, CCxNE, MOE, OSSI and OSSR bits (TIMx\_CCER and TIMx\_BDTR registers). Refer to the TIMx\_CCER register description for more details. In PWM mode (1 or 2), TIMx\_CNT and TIMx\_CCRx are always compared to determine whether TIMx\_CCRx ≤ TIMx\_CNT or TIMx\_CNT ≤ TIMx\_CCRx (depending on the direction of the counter). The timer is able to generate PWM in edge-aligned mode or center-aligned mode depending on the CMS bits in the TIMx\_CR1 register. # PWM edge-aligned mode ## Upcounting configuration Upcounting is active when the DIR bit in the TIMx\_CR1 register is low. Refer to Upcounting mode. Upcounting is active when the DIR bit in the TIMx\_CR1 register is low. Refer to Upcounting mode. In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as TIMx\_CNT < TIMx\_CCRx else it becomes low. If the compare value in TIMx\_CCRx is greater than the auto-reload value (in TIMx\_ARR) then OCxREF is held at '1'. If the compare value is 0 then OCxRef is held at '0'. Figure 16-34 shows some edge-aligned PWM waveforms in an example where TIMx\_ARR = 8. Figure 16-35 Edge-aligned PWM waveforms (ARR = 8) #### Downcounting configuration Downcounting is active when DIR bit in TIMx\_CR1 register is high. In PWM mode 1, the reference signal OCxRef is low as long as TIMx\_CNT > TIMx\_CCRx else it becomes high. If the compare value in TIMx\_CCRx is greater than the auto-reload value in TIMx\_ARR, then OCxREF is held at '1'. 0% PWM is not possible in this mode. #### PWM center-aligned mode Center-aligned mode is active when the CMS bits in TIMx\_CR1 register are different from '00' (all the remaining configurations having the same effect on the OCxRef/OCx signals). The compare flag is set when the counter counts up, when it counts down or both when it counts up and down depending on the CMS bits configuration. The direction bit (DIR) in the TIMx\_CR1 register is updated by hardware and must not be changed by software. Refer to Center-aligned mode (up/down counting). - $TIMx\_ARR = 8$ - PWM mode is the PWM mode 1, - The flag is set when the counter counts down corresponding to the center-aligned mode 1 selected for CMS = 01 in TIMx\_CR1 register. Figure 16-36 Center-aligned PWM waveforms (ARR = 8) Hints on using center-aligned mode: - When starting in center-aligned mode, the current up-down configuration is used. It means that the counter counts up or down depending on the value written in the DIR bit in the TIMx\_CR1 register. Moreover, the DIR and CMS bits must not be changed at the same time by the software. - Writing to the counter while running in center-aligned mode is not recommended as it can lead to unexpected results. In particular: The direction is not updated if the user writes a value in the counter greater than the auto-reload value (TIMx\_CNT > TIMx\_ARR). For example, if the counter was counting up, it will continue to count up. The direction is updated if the user writes 0 or write the TIMx\_ARR value in the counter but no Update Event UEV is generated. - The safest way to use center-aligned mode is to generate an update by software (setting the UG bit in the TIMx\_EGR register) just before starting the counter and not to write the counter while it is running. ## 16.3.11. Complementary outputs and dead-time insertion The advanced-control timers (TIM1) can output two complementary signals and manage the switching-off and the switching-on instants of the outputs. This time is generally known as dead-time and it has to be adjust it depending on the devices connected to the outputs and their characteristics (intrinsic delays of level-shifters, delays due to power switches). User can select the polarity of the outputs (main output OCx or complementary OCxN) independently for each output. This is done by writing to the CCxP and CCxNP bits in the TIMx\_CCER register. The complementary signals OCx and OCxN are activated by a combination of several control bits: the CCxE and CCxNE bits in the TIMx\_CCER register and the MOE, OISx, OISxN, OSSI and OSSR bits in the TIMx\_BDTR and TIMx\_CR2 registers. Refer to Table 17-3 for more details. In particular, the dead-time is activated when switching to the IDLE state (MOE falling down to 0). Dead-time insertion is enabled by setting both CCxE and CCxNE bits, and the MOE bit if the break circuit is present. DTG[7:0] bits of the TIMx\_BDTR register are used to control the dead-time generation for all channels. From a reference waveform OCxREF, it generates 2 outputs OCx and OCxN. If OCx and OCxN are active high: - The OCx output signal is the same as the reference signal except for the rising edge, which is delayed relative to the reference rising edge. - The OCxN output signal is the opposite of the reference signal except for the rising edge, which is delayed relative to the reference falling edge. If the delay is greater than the width of the active output (OCx or OCxN) then the corresponding pulse is not generated. The following figures show the relationships between the output signals of the dead-time generator and the reference signal OCxREF. (we suppose CCxP = 0, CCxNP = 0, MOE = 1, CCxE = 1 and CCxNE = 1 in these examples). Figure 16-37 Complementary output with dead-time insertion Figure 16-38 Dead-time waveforms with delay greater than the negative pulse. Figure 16-39 Dead-time waveforms with delay greater than the positive pulse. The dead-time delay is the same for each of the channels and is programmable with the DTG bits in the TIMx\_BDTR register. #### Re-directing OCxREF to OCx or OCxN In output mode (forced, output compare or PWM), OCxREF can be re-directed to the OCx output or to OCxN output by configuring the CCxE and CCxNE bits in the TIMx\_CCER register. This allows the user to send a specific waveform (such as PWM or static active level) on one output while the complementary remains at its inactive level. Other possibilities are to have both outputs at inactive level or both outputs active and complementary with dead-time. Note: When only OCxN is enabled (CCxE = 0, CCxNE = 1), it is not complemented and becomes active as soon as OCxREF is high. For example, if CCxNP = 0 then OCxN = OCxRef. On the other hand, when both OCx and OCxN are enabled (CCxE = CCxNE = 1) OCx becomes active when OCxREF is high whereas OCxN is complemented and becomes active when OCxREF is low. ## 16.3.12. Using the break function When using the break function, the output enable signals and inactive levels are modified according to additional control bits (MOE, OSSI and OSSR bits in the TIMx\_BDTR register, OISx and OISxN bits in the TIMx\_CR2 register). In any case, the OCx and OCxN outputs cannot be set both to active level at a given time. Refer to Table 17-3 for more details. The brake source can be either the brake input pin, or the following internal sources: - Output from CPU LOCKUP - Ouput from PVD - Clock failure events generated by the Clock Security System (CSS) - Output from comparator After reset, the break circuit is disabled and the MOE bit is low. User can enable the break function by setting the BKE bit in the TIMx\_BDTR register. The break input polarity can be selected by configuring the BKP bit in the same register. BKE and BKP can be modified at the same time. When the BKE and BKP bits are written, a delay of 1 APB clock cycle is applied before the writing is effective. Consequently, it is necessary to wait 1 APB clock period to correctly read back the bit after the write operation. Because MOE falling edge can be asynchronous, a resynchronization circuit has been inserted between the actual signal (acting on the outputs) and the synchronous control bit (accessed in the TIMx\_BDTR register). It results in some delays between the asynchronous and the synchronous signals. In particular, if MOE is written to 1 whereas it was low, a delay (dummy instruction) must be inserted before reading it correctly. This is because the user writes an asynchronous signal, but reads a synchronous signal. When a break occurs (selected level on the break input): - he MOE bit is cleared asynchronously, putting the outputs in inactive state, idle state or in reset state (selected by the OSSI bit). This feature functions even if the MCU oscillator is off. - Each output channel is driven with the level programmed in the OISx bit in the TIMx\_CR2 register as soon as MOE = 0. If OSSI = 0 then the timer releases the enable output else the enable output remains high. - When complementary outputs are used: - > The outputs are first put in reset state inactive state (depending on the polarity). This is done asynchronously so that it works even if no clock is provided to the timer. - ➤ If the timer clock is still present, then the dead-time generator is reactivated in order to drive the outputs with the level programmed in the OISx and OISxN bits after a dead-time. Even in this case, OCx and OCxN cannot be driven to their active level together. Note that because of the resynchronization on MOE, the dead-time duration is a bit longer than usual (around 2 ck\_tim clock cycles). - ➤ If OSSI = 0 then the timer releases the enable outputs else the enable outputs remain or become high as soon as one of the CCxE or CCxNE bits is high. - The break status flag (BIF bit in the TIMx\_SR register) is set. An interrupt can be generated if the BIE bit in the TIMx\_DIER register is set. - If the AOE bit in the TIMx\_BDTR register is set, the MOE bit is automatically set again at the next update event UEV. This can be used to perform a regulation, for instance. Else, MOE remains low until it is written to '1' again. In this case, it can be used for security and the break input can be connected to an alarm from power drivers, thermal sensors or any security components. Note: The break inputs is acting on level. Thus, the MOE cannot be set while the break input is active (neither automatically nor by software). In the meantime, the status flag BIF cannot be cleared. The break can be generated by the BRK input which has a programmable polarity and an enable bit BKE in the TIMx\_BDTR register. By using the BRK input which has a programmable polarity and an enable bit BKE in the TIMx\_BDTR register In addition to the break input and the output management, a write protection has been implemented inside the break circuit to safeguard the application. It allows freezing the configuration of several parameters (dead-time duration, OCx/OCxN polarities and state when disabled, OCxM configurations, break enable and polarity). The user can choose from three levels of protection selected by the LOCK bits in the TIMx\_BDTR register. The LOCK bits can be written only once after an MCU reset. The following figure shows the example of the output in response to a break. Figure 16-40 Output behavior in response to a break # 16.3.13. Clearing the OCxREF signal on an external event The OCxREF signal for a given channel can be driven Low by applying a High level to the ETRF input (OCxCE enable bit of the corresponding TIMx\_CCMRx register set to '1'). The OCxREF signal remains Low until the next update event of UEV occurs. This function can only be used in output compare and PWM modes, and does not work in forced mode. For example, the ETR signal can be connected to the output of a comparator to be used for current handling. In this case, the ETR must be configured as follow: - 1. The External Trigger Prescaler should be kept off: bits ETPS[1:0] of the TIMx\_SMCR register set to '00'. - 2. The external clock mode 2 must be disabled: bit ECE of the TIMx\_SMCR register set to '0'. - 3. The External Trigger Polarity (ETP) and the External Trigger Filter (ETF) can be configured according to the user needs. The Figure below shows the behavior of the OCxREF signal when the ETRF Input becomes High, for both values of the enable bit OCxCE. In this example, the timer TIMx is programmed in PWM mode. Figure 16-41 Clearing TIM1 OCxREF # 16.3.14. 6-step PWM generation When complementary outputs are used on a channel, preload bits are available on the OCxM, CCxE and CCxNE bits. The preload bits are transferred to the shadow bits at the COM commutation event. The user can thus program in advance the configuration for the next step and change the configuration of all the channels at the same time. COM can be generated by software by setting the COM bit in the TIMx\_EGR register or by hardware (on TRGI rising edge). A flag is set when the COM event occurs (COMIF bit in the TIMx\_SR register), which can generate an interrupt (if the COMIE bit is set in the TIMx\_DIER register) or a DMA request (if the COMDE bit is set in the TIMx\_DIER register). The figure blow describes the behavior of the OCx and OCxN outputs when a COM event occurs, in 3 different examples of programmed configurations. Figure 16-42 6-step generation, COM example (OSSR = 1) ## 16.3.15. One-pulse mode One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay. Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. Select One-pulse mode by setting the OPM bit in the TIMx\_CR1 register. This makes the counter stop automatically at the next update event UEV. A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be: - In upcounting: $CNT < CCRx \le ARR$ (in particular, 0 < CCRx) - In downcounting: CNT > CCRx Figure 16-43 Example of one pulse mode For example the user may want to generate a positive pulse on OC1 with a length of tpulse and after a delay of tdelay as soon as a positive edge is detected on the TI2 input pin. Let's use TI2FP2 as trigger 1: - Map Tl2FP2 to Tl2 by writing CC2S = '01' in the TlMx\_CCMR1 register. - TI2FP2 must detect a rising edge, write CC2P = '0' in the TIMx\_CCER register. - Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS = '110' in the TIMx\_SMCR register. - TI2FP2 is used to start the counter by writing SMS to '110' in the TIMx\_SMCR register (trigger mode). The OPM waveform is defined by writing the compare registers (taking into account the clock frequency and the counter prescaler). - The tDELAY is defined by the value written in the TIMx\_CCR1 register. - The tPULSE is defined by the difference between the auto-reload value and the compare value (TIMx\_ARR-TIMx\_CCR1). - When the user to build a waveform with a transition from '0' to '1' when a compare match occurs and a transition from '1' to '0' when the counter reaches the auto-reload value. To do this, enable PWM mode 2 by writing OC1M = 111 in the TIMx\_CCMR1 register. The user can optionally enable the preload registers by writing OC1PE = '1' in the TIMx\_CCMR1 register and ARPE in the TIMx\_CR1 register. In this case the compare value must be written in the TIMx\_CCR1 register, the auto-reload value in the TIMx\_ARR register, generate an update by setting the UG bit and wait for external trigger event on TI2. CC1P is written to '0' in this example. In this example, the DIR and CMS bits in the TIMx\_CR1 register should be low. The user only wants one pulse (Single mode), so '1' must be written in the OPM bit in the TIMx\_CR1 register to stop the counter at the next update event (when the counter rolls over from the auto-reload value back to 0). When OPM bit in the TIMx\_CR1 register is set to '0', so the Repetitive Mode is selected. Particular case: OCx fast enable: In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay tDELAY. If the user wants to output a waveform with the minimum delay, the OCxFE bit in the TIMx\_CCMRx register must be set. Then OCxRef (and OCx) are forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode. #### 16.3.16. Encoder interface mode To select Encoder Interface mode write SMS = '001' in the TIMx\_SMCR register if the counter is counting on TI2 edges only, SMS = '010' if it is counting on TI1 edges only and SMS = '011' if it is counting on both TI1 and TI2 edges. Select the TI1 and TI2 polarity by programming the CC1P and CC2P bits in the TIMx\_CCER register. When needed, the user can program the input filter as well. The two inputs TI1 and TI2 are used to interface to an incremental encoder. Refer to Table 17-1. The counter is clocked by each valid transition on TI1FP1 or TI2FP2 (TI1 and TI2 after input filter and polarity selection, TI1FP1 = TI1 if not filtered and not inverted, TI2FP2 = TI2 if not filtered and not inverted) assuming that it is enabled (CEN bit in TIMx\_CR1 register written to '1'). The sequence of transitions of the two inputs is evaluated and generates count pulses as well as the direction signal. Depending on the sequence the counter counts up or down, the DIR bit in the TIMx\_CR1 register is modified by hardware accordingly. The DIR bit is calculated at each transition on any input (TI1 or TI2), whatever the counter is counting on TI1 only, TI2 only or both TI1 and TI2. Encoder interface mode acts simply as an external clock with direction selection. This means that the counter just counts continuously between 0 and the auto-reload value in the TIMx\_ARR register (0 to ARR or ARR down to 0 depending on the direction). So user must configure TIMx\_ARR before starting, in the same way, the capture, compare, prescaler, repetition counter, trigger output features continue to work as normal. Encoder mode and External clock mode 2 are not compatible and must not be selected together. In this mode, the counter is modified automatically following the speed and the direction of the incremental encoder and its content, therefore, always represents the encoder's position. The count direction correspond to the rotation direction of the connected sensor. The table below summarizes the possible combinations, assuming TI1 and TI2 do not switch at the same time. TI1FP1 signal TI2FP2 signal Level on opposite signal Active edge (TI1FP1 for TI2, TI2FP2 for TI1) Rising **Falling Falling** Rising No count Counting on High Up No count Down TI1 only Low Up Down No count No count Counting on High No count No count Up Down TI2 only Low No count No count Down Up Counting on High Down Up Up Down TI1 and TI2 Low Up Down Down Up Table 16-1 Counting direction versus encoder signals An external incremental encoder can be connected directly to the MCU without external interface logic. However, comparators are normally be used to convert the encoder's differential outputs to digital signals. This greatly increases noise immunity. The third encoder output which indicate the mechanical zero position, may be connected to an external interrupt input and trigger a counter reset. The figure below gives an example of counter operation, showing count signal generation and direction control. It also shows how input jitter is compensated where both edges are selected. This might occur if the sensor is positioned near to one of the switching points. For this example we assume that the configuration is the following: - CC1S = '01'(TIMx\_CCMR1 register, TI1FP1 mapped on TI1). - CC2S = '01' (TIMx\_CCMR2 register, TI1FP2 mapped on TI2). - CC1P = '0', and IC1F = '0000' (TIMx\_CCER register, TI1FP1 non inverted, TI1FP1 = TI1). - CC2P = '0', and IC2F = '0000' (TIMx CCER register, TI1FP2 non-inverted, TI1FP2 = TI2). - SMS = '011' (TIMx\_SMCR register, both inputs are active on both rising and falling edges). - CEN = '1' (TIMx\_CR1 register, counter enabled). Figure 16-44 Example of counter operation in encoder interface mode. Figure 16-45 Example of encoder interface mode with TI1FP1 polarity inverted. The timer, when configured in Encoder Interface mode provides information on the sensor's current position. The user can obtain dynamic information (speed, acceleration, deceleration) by measuring the period between two encoder events using a second timer configured in capture mode. The output of the encoder which indicates the mechanical zero can be used for this purpose. Depending on the time between two events, the counter can also be read at regular times. This can be done by latching the counter value into a third input capture register if available (then the capture signal must be periodic and can be generated by another timer). When available, it is also possible to read its value through a DMA request generated by a real-time clock. ## 16.3.17. Timer input XOR function The TI1S bit in the TIMx\_CR2 register, allows the input filter of channel 1 to be connected to the output of a XOR gate, combining the three input pins TIMx\_CH1, TIMx\_CH2 and TIMx\_CH3. The XOR output can be used with all the timer input functions such as trigger or input capture. # 16.3.18. Interfacing with Hall sensors This is done using the advanced-control timers (TIM1) to generate PWM signals to drive the motor and another timer TIMx (TIM3) referred to as "interfacing timer" in Figure 17-44. The "interfacing timer" captures the 3 timer input pins (TIMx\_CH1, TIMx\_CH2, and TIMx\_CH3) connected through a XOR to the TI1 input channel (selected by setting the TI1S bit in the TIMx\_CR2 register). The slave mode controller is configured in reset mode, the slave input is TI1F\_ED. Thus, each time one of the 3 inputs toggles, the counter restarts counting from 0. This creates a time base triggered by any change on the Hall inputs. On the "interfacing timer", capture/compare channel 1 is configured in capture mode, capture signal is TRC (see Figure 17-27). The captured value, which corresponds to the time elapsed between 2 changes on the inputs, gives information about motor speed. The "interfacing timer" can be used in output mode to generate a pulse which changes the configuration of the channels of the advanced-control timer (TIM1) (by triggering a COM event). The TIM1 timer is used to generate PWM signals to drive the motor. To do this, the interfacing timer channel must be programmed so that a positive pulse is generated after a programmed delay (in output compare or PWM mode). This pulse is sent to the advanced-control timer (TIM1) through the TRGO output. Example: the user wants to change the PWM configuration of the advanced-control timer TIM1 after a programmed delay each time a change occurs on the Hall inputs connected to one of the TIMx timers. - Configure 3 timer inputs ORed to the TI1 input channel by writing the TI1S bit in the TIMx\_CR2 register to '1'. - Program the time base: write the TIMx\_ARR to the max value (the counter must be cleared by the TI1 change. Set the prescaler to get a maximum counter period longer than the time between 2 changes on the sensors. - Program channel 1 in capture mode (TRC selected): write the CC1S bits in the TIMx\_CCMR1 register to '11'. The user can also program the digital filter if needed. - Program channel 2 in PWM 2 mode with the desired delay: write the OC2M bits to '111' and the CC2S bits to '00' in the TIMx CCMR1 register. - Select OC2REF as trigger output on TRGO: write the MMS bits in the TIMx\_CR2 register to '101'. In the advanced-control timer TIM1, the right ITR input must be selected as trigger input, the timer is programmed to generate PWM signals, the capture/compare control signals are preloaded (CCPC = 1 in the TIMx\_CR2 register) and the COM event is controlled by the trigger input (CCUS = 1 in the TIMx\_CR2 register). The PWM control bits (CCxE, OCxM) are written after a COM event for the next step (this can be done in an interrupt subroutine generated by the rising edge of OC2REF). Figure 16-46 Example of Hall sensor interface #### 16.3.19. TIMx and external trigger synchronization The TIMx timer can be synchronized with an external trigger in several modes: Reset mode, Gated mode and Trigger mode. #### Slave mode: Reset mode The counter and its prescaler can be reinitialized in response to an event on a trigger input. Moreover, if the URS bit from the TIMx\_CR1 register is low, an update event UEV is generated. Then all the preloaded registers (TIMx\_ARR, TIMx\_CCRx) are updated. In the following example, the upcounter is cleared in response to a rising edge on TI1 input: Configure the channel 1 to detect rising edges on TI1. Configure the input filter duration (in this example, we don't need any filter, so we keep IC1F = 0000). The capture prescaler is not used for triggering, so there's no need to configure it. The CC1S bits select the input capture source only, CC1S = 01 in the TIMx\_CCMR1 register. Write CC1P = 0 in TIMx\_CCER register to validate the polarity (and detect rising edges only). - Configure the timer in reset mode by writing SMS = 100 in TIMx\_SMCR register. Select TI1 as the input source by writing TS = 101 in TIMx\_SMCR register. - Start the counter by writing CEN = 1 in the TIMx\_CR1 register. The counter starts counting on the internal clock, then behaves normally until TI1 rising edge. When TI1 rises, the counter is cleared and restarts from 0. In the meantime, the trigger flag is set (TIF bit in the TIMx\_SR register) and an interrupt request, or a DMA request can be sent if enabled (depending on the TIE and TDE bits in TIMx\_DIER register). The following figure shows this behavior when the auto-reload register TIMx\_ARR = 0x36. The delay between the rising edge on TI1 and the actual reset of the counter is due to the resynchronization circuit on TI1 input. Figure 16-47 Control circuit in reset mode #### Slave mode: Gated mode The counter can be enabled depending on the level of a selected input. In the following example, the upcounter counts only when TI1 input is low: - Configure the channel 1 to detect low levels on TI1. Configure the input filter duration (in this example, we don't need any filter, so we keep IC1F = 0000). The capture prescaler is not used for triggering, so the user does not need to configure it. The CC1S bits select the input capture source only, CC1S = 01 in TIMx\_CCMR1 register. Write CC1P = 1 in TIMx\_CCER register to validate the polarity (and detect low level only). - Configure the timer in gated mode by writing SMS = 101 in TIMx\_SMCR register. Select TI1 as the input source by writing TS = 101 in TIMx\_SMCR register. - Enable the counter by writing CEN = 1 in the TIMx\_CR1 register (in gated mode, the counter doesn't start if CEN = 0, whatever is the trigger input level). The counter starts counting on the internal clock as long as TI1 is low and stops as soon as TI1 becomes high. The TIF flag in the TIMx\_SR register is set both when the counter start or stops. The delay between the rising edge on TI1 and the actual stop of the counter is due to the resynchronization circuit on TI1 input. Figure 16-48 Control circuit in gated mode The counter can start in response to an event on a selected input. In the following example, the upcounter starts in response to a rising edge on TI2 input: - Configure the channel 2 to detect rising edges on TI2. Configure the input filter duration (in this example, we don't need any filter, so we keep IC2F = 0000). The capture prescaler is not used for triggering, so there's no need to configure it. The CC2S bits are configured to select the input capture source only, CC2S = 01 in TIMx\_CCMR1 register. Write CC2P = 1 in TIMx\_CCER register to validate the polarity (and detect low level only). - Configure the timer in trigger mode by writing SMS = 110 in TIMx\_SMCR register. Select TI2 as the input source by writing TS = 110 in TIMx\_SMCR register. When a rising edge occurs on TI2, the counter starts counting on the internal clock and the TIF flag is set. The delay between the rising edge on TI2 and the actual start of the counter is due to the resynchronization circuit on TI2 input. Figure 16-49 Control circuit in trigger mode #### Slave mode: external clock mode 2 + trigger mode The external clock mode 2 can be used in addition to another slave mode (except external clock mode 1 and encoder mode). In this case, the ETR signal is used as external clock input, and another input can be selected as trigger input (in reset mode, gated mode or trigger mode). It is recommended not to select ETR as TRGI through the TS bits of TIMx\_SMCR register. In the following example, the upcounter is incremented at each rising edge of the ETR signal as soon as a rising edge of TI1 occurs: 1. Configure the external trigger input circuit by programming the TIMx\_SMCR register as follows: - ETF = 0000: no filter. - > ETPS = 00: prescaler disabled. - ETP = 0: detection of rising edges on ETR and ECE = 1 to enable the external clock mode 2. - 2. Configure the channel 1 as follows, to detect rising edges on TI: - $\triangleright$ IC1F = 0000: no filter. - > The capture prescaler is not used for triggering and does not need to be configured. - ➤ CC1S = 01 in TIMx\_CCMR1 register to select only the input capture source - CC1P = 0 in TIMx\_CCER register to validate the polarity (and detect rising edge only). - 3. Configure the timer in trigger mode by writing SMS = 110 in TIMx\_SMCR register. Select TI1 as the input source by writing TS = 101 in TIMx\_SMCR register. A rising edge on TI1 enables the counter and sets the TIF flag. The counter then counts on ETR rising edges. The delay between the rising edge of the ETR signal and the actual reset of the counter is due to the resynchronization circuit on ETRP input. Figure 16-50 Control circuit in external clock mode 2 + trigger mode # 16.3.20. Timer synchronization The TIM timers are linked together internally for timer synchronization or chaining. When a timer is in master mode, it can reset, start, stop or clock the counter of another timer in slave mode. #### 16.3.21. Debug mode When the chip enters the debug mode, according to the setting of DBG\_TIMx\_STOP in the DBG module, the TIMx counter can continue to work normally or stop working. # 16.4. TIM1 registers # 16.4.1. TIM1 control register 1 (TIM1\_CR1) Address offset: 0x00 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-------|------|-----|-------|-----|-----|-----|------|-----| | Res | - | - | - | - | - | - | - | - | - | - | | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | Res | Res | Res | Res | Res | Res | CKD | [1:0] | ARPE | CMS | [1:0] | DIR | OPM | URS | UDIS | CEN | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | Reserved | | | | | 9:8 | CKD[1:0] | RW | 00 | Clock division This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and the dead-time and sampling clock (tDTS)used by the dead-time generators and the digital filters (ETR, TIx), 00: tDTS = tCK_INT 01: tDTS = 2 x tCK_INT 10: tDTS = 4 x tCK_INT 11: Reserved, do not program this value | | 7 | ARPE | RW | 0 | Auto-reload preload enable 0: TIMx_ARR register is not buffered 1: TIMx_ARR register is buffered | | 6:5 | CMS[1:0] | RW | 00 | Center-aligned mode selection 00: Edge-aligned mode. The counter counts up or down depending on the direction bit (DIR). 01: Center-aligned mode 1. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS = 00 in TIMx_CCMRx register) are set only when the counter is counting down. 10: Center-aligned mode 2. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS = 00 in TIMx_CCMRx register) are set only when the counter is counting up. 11: Center-aligned mode 3. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS = 00 in TIMx_CCMRx register) are set both when the counter is counting up or down. Note: It is not allowed to switch from edge-aligned mode to center-aligned mode as long as the counter is enabled | | | | | | (CEN = 1). Direction | | 4 | DIR | RW | 0 | O: Counter used as upcounter 1: Counter used as downcounter Note: This bit is read only when the timer is configured in Center-aligned mode or Encoder mode. | | 3 | ОРМ | RW | 0 | One pulse mode 0: Counter is not stopped at update event 1: Counter stops counting at the next update event (clearing the bit CEN) | | 2 | URS | RW | 0 | Update request source This bit is set and cleared by software to select the UEV event sources. 0: Any of the following events generate an update interrupt or DMA request if enabled. These events can be: - Counter overflow/underflow - Setting the UG bit - Update generation through the slave mode controller 1: Only counter overflow/underflow generates an update interrupt or DMA request if enabled. | | 1 | UDIS | RW | 0 | Update disable This bit is set and cleared by software to enable/disable UEV event generation. 0: UEV enabled. The Update (UEV) event is generated by one of the following events: - Counter overflow/underflow - Setting the UG bit - Update generation through the slave mode controller Buffered registers are then loaded with their preload values. 1: UEV disabled. The Update event is not generated, shadow registers keep their value | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | (ARR, PSC, CCRx). However the counter and the pre-<br>scaler are reinitialized if the UG bit is set or if a hardware<br>reset is received from the slave mode controller. | | 0 | CEN | RW | 0 | Counter enable 0: Counter disabled 1: Counter enabled Note: External clock, gated mode and encoder mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware. | # 16.4.2. TIM1 control register 2 (TIM1\_CR2) Address offset: 0x04 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|------|------|------|------|------|------|------|------|-----|----------|----|------|------|----|------| | Re | Res Re | Re | Re | Res | Res | Re | Res | | S | 1103 | 1103 | 1103 | 100 | 100 | 1103 | 1103 | 1103 | S | S | S | 1.03 | 100 | S | 1103 | | - | - | - | - | - | - | - | - | - | | - | - | | - | | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | OIS | OIS3 | OIS | OIS2 | OIS | OIS1 | OIS | TI1 | | IMS[2: | 01 | CCD | CCU | Re | CCP | | S | 4 | N | 3 | Ν | 2 | N | 1 | S | IVI | iivi3[Z. | U] | S | S | S | С | | _ | RW R | R | R | RW | RW | | RW | | _ | 1200 | 1700 | 1200 | IXVV | 1200 | IXVV | 1200 | 1200 | W | W | W | 17// | 1744 | _ | 1744 | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:15 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 14 | OIS4 | RW | | Output Idle state 4 (OC4 output) refer to OIS1 bit | | 13 | OIS3N | RW | 0 | Output Idle state 3 (OC3N output) refer to OIS1N bit | | 12 | OIS3 | RW | 0 | Output Idle state 3 (OC3 output) refer to OIS1 bit | | 11 | OIS2N | RW | 0 | Output Idle state 2 (OC2N output) refer to OIS1N bit | | 10 | OIS2 | RW | 0 | Output Idle state 2 (OC2 output) refer to OIS1 bit | | 9 | OIS1N | RW | 0 | Output Idle state 1 (OC1N output) 0: OC1N = 0 after a dead-time when MOE = 0 1: OC1N = 1 after a dead-time when MOE = 0 Note: This bit cannot be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register). | | 8 | OIS1 | RW | 0 | Output Idle state 1 (OC1 output) 0: OC1 = 0 (after a dead-time if OC1N is implemented) when MOE = 0 1: OC1 = 1 (after a dead-time if OC1N is implemented) when MOE = 0 Note: This bit cannot be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register) | | 7 | TI1S | RW | 0 | TI1 selection 0: The TIMx_CH1 pin is connected to TI1 input 1: The TIMx_CH1, CH2 and CH3 pins are connected to the TI1 input (XOR combination) | | 6:4 | MMS[2:0] | RW | 000 | Master mode selection These bits allow to select the information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows: 000: Reset - the UG bit from the TIMx_EGR register is used as trigger output (TRGO). If the reset is generated by the trigger input (slave mode controller configured in reset mode) then the signal on TRGO is delayed compared to the actual reset. 001: Enable - the Counter Enable signal CNT_EN is used as trigger output (TRGO). It is useful to start several timers at the same time or to control a window in which a slave timer is enable. The Counter Enable signal is generated by a logic OR between CEN control bit and | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | the trigger input when configured in gated mode. When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO, except if the master/slave mode is selected (see the MSM bit description in TIMx_SMCR register). 010: Update - The update event is selected as trigger output (TRGO). For instance a master timer can then be used as a prescaler for a slave timer. 011: Compare Pulse - The trigger output send a positive pulse when the CC1IF flag is to be set (even if it was already high), as soon as a capture or a compare match occurred(TRGO). 100: Compare - OC1REF signal is used as trigger output (TRGO) 101: Compare - OC2REF signal is used as trigger output (TRGO) 110: Compare - OC3REF signal is used as trigger output (TRGO) | | 3 | CCDS | RW | 0 | Capture/compare DMA selection 0: CCx DMA request sent when CCx event occurs 1: CCx DMA requests sent when update event occurs | | 2 | CCUS | RW | 0 | Capture/compare control update selection 0: When capture/compare control bits are preloaded (CCPC = 1), they are updated by setting the COMG bit only 1: When capture/compare control bits are preloaded (CCPC = 1), they are updated by setting the COMG bit or when an rising edge occurs on TRGI Note: This bit acts only on channels that have a complementary output. | | 1 | Res | - | 0 | Reserved, must be kept at reset value. | | 0 | CCPC | RW | 0 | CCPC: Capture/compare preloaded control 0: CCxE, CCxNE and OCxM bits are not preloaded 1: CCxE, CCxNE and OCxM bits are preloaded, after having been written, they are updated only when a communication event (COM) occurs (COMG bit set or rising edge detected on TRGI, depending on the CCUS bit). Note: This bit acts only on channels that have a complementary output. | # 16.4.3. TIM1 slave mode control register (TIM1\_SMCR) Address offset: 0x08 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|------|--------|-----|----------|-----|-----|-----|-----|---------|-----|------|-----|--------|-----| | Res | - | - | - | )- | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ETP | ECE | ETPS | S[1:0] | | ETF[3:0] | | | | | TS[2:0] | | occs | 5 | MS[2:0 | ] | | RW | RW | R' | W | | RW | | | | | RW | | RW | | RW | | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | | | | | External trigger polarity | | 15 | ETP | RW | 0 | This bit selects whether ETR or ETR is used for trigger operations 0: ETR is non-inverted, active at high level or rising edge. 1: ETR is inverted, active at low level or falling edge. | | 14 | ECE | RW | 0 | External clock enable This bit enables External clock mode 2. 0: External clock mode 2 disabled 1: External clock mode 2 enabled. The counter is clocked by any active edge on the ETRF signal. | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Note: 1: Setting the ECE bit has the same effect as selecting external clock mode 1 with TRGI connected to ETRF (SMS = 111 and TS = 111). | | | | | | 2: It is possible to simultaneously use external clock mode 2 with the following slave modes: reset mode, gated mode and trigger | | | | | | mode. Nevertheless, TRGI must not be connected to ETRF in this case (TS bits must not be 111). | | | | | | 3: If external clock mode 1 and external clock mode 2 are ena- | | | | | | bled at the same time, the external clock input is ETRF. External trigger prescaler | | 13:12 | ETPS[1:0] | RW | 00 | External trigger prescaler External trigger signal ETRP frequency must be at most 1/4 of TIMxCLK frequency. A prescaler can be enabled to reduce ETRP frequency. It is useful when inputting fast external clocks. 00: Prescaler OFF 01: ETRP frequency divided by 2 10: ETRP frequency divided by 4 11: ETRP frequency divided by 8 | | 11:8 | ETF[3:0] | RW | 0000 | External trigger filter This bit-field then defines the frequency used to sample ETRP signal and the length of the digital filter applied to ETRP. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output: 0000: No filter, sampling is done at fDTS 0001: fSAMPLING = fCK_INT, N = 2 0010: fSAMPLING = fCK_INT, N = 4 0011: fSAMPLING = fCK_INT, N = 8 0100: fSAMPLING = fDTS / 2, N = 6 0101: fSAMPLING = fDTS / 2, N = 6 0101: fSAMPLING = fDTS / 4, N = 6 0111: fSAMPLING = fDTS / 4, N = 8 1000: fSAMPLING = fDTS / 8, N = 8 1000: fSAMPLING = fDTS / 8, N = 8 1010: fSAMPLING = fDTS / 16, N = 5 1011: fSAMPLING = fDTS / 16, N = 6 1100: fSAMPLING = fDTS / 16, N = 6 1100: fSAMPLING = fDTS / 32, N = 6 110: fSAMPLING = fDTS / 32, N = 6 111: fSAMPLING = fDTS / 32, N = 6 111: fSAMPLING = fDTS / 32, N = 8 Note: Care must be taken that fDTS is replaced in the formula by CK_INT when FTE[2:01 = 1, 2 or 2 | | 7 | MSM | RW | 0 | by CK_INT when ETF[3:0] = 1, 2 or 3. Master/slave mode 0: No action 1: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event. | | 6:4 | TS[2:0] | RW | 000 | Trigger selection This bit-field selects the trigger input to be used to synchronize the counter. 000: Internal Trigger 0 (ITR0) 001: Reserved 010: Internal Trigger 2 (ITR2) 011: Internal Trigger 3 (ITR3) 100: TI1 Edge Detector (TI1F_ED) 101: Filtered Timer Input 1 (TI1FP1) 110: Filtered Timer Input 2 (TI2FP2) 111: External Trigger input (ETRF) Note: These bits must be changed only when they are not used (e.g. when SMS = 000) to avoid wrong edge detections at the transition. | | 3 | occs | RW | 0 | OCREF clear selection. This bit is used to select the OCREF clear source. 0:OCREF_CLR_INT is connected to the OCREF_CLR input 1: OCREF_CLR_INT is connected to ETRF | | 2:0 | SMS[2:0] | RW | 000 | Slave mode selection When external signals are selected the active edge of the trigger signal (TRGI) is linked to the polarity selected on the external input (see Input Control register and Control Register description. | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|----------------------------------------------------------------------------------| | | | | | 000: Slave mode disabled - if CEN = '1' then the prescaler is | | | | | | clocked directly by the internal clock. | | | | | | 001: Encoder mode 1 - Counter counts up/down on Tl2FP1 | | | | | | edge depending on TI1FP2 level. | | | | | | 010: Encoder mode 2 - Counter counts up/down on TI1FP2 | | | | | | edge depending on TI2FP1 level. | | | | | | 011: Encoder mode 3 - Counter counts up/down on both TI1FP1 | | | | | | and TI2FP2 edges depending on the level of the other input. | | | | | | 100: Reset Mode - Rising edge of the selected trigger input | | | | | | (TRGI) reinitializes the counter and generates an update of the | | | | | | registers. | | | | | | 101: Gated Mode - The counter clock is enabled when the trig- | | | | | | ger input (TRGI) is high. The counter stops (but is not reset) as | | | | | | soon as the trigger becomes low. Both start and stop of the | | | | | | counter are controlled. | | | | | | 110: Trigger Mode - The counter starts at a rising edge of the | | | | | | trigger TRGI (but it is not reset). Only the start of the counter is controlled. | | | | | | 111: External Clock Mode 1 - Rising edges of the selected trig- | | | | | | ger (TRGI) clock the counter. | | | | | | Note: The gated mode must not be used if TI1F_ED is selected | | | | | | as the trigger input (TS = '100'). Indeed, TI1F_ED outputs 1 | | | | | | pulse for each transition on TI1F, whereas the gated mode | | | | | | checks the level of the trigger signal. | | | | | | Note: The clock of the slave timer must be enabled prior to re- | | | | | | ceive events from the master timer, and must not be changed | | | | | | on-the-fly while triggers are received from the master timer. | ### Table 16-2 TIM1 Internal trigger connection | Slave TIM | ITR0(TS = 000) | ITR1(TS = 001) | ITR2(TS = 010) | ITR3(TS = 011) | |-----------|----------------|----------------|----------------|----------------| | TIM1 | reserved | reserved | TIM3 | TIM17 OC1 | # 16.4.4. TIM1 DMA/interrupt enable register (TIM1\_DIER) Address offset: 0x0C Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|-----|-----|-----|-----|-----|----|----|----|-----|------|------|------|-------|----| | Re | Re | Res | Res | Res | Res | Res | Re | Re | Re | Res | Res | Res | Res | Re | Re | | S | S | | | | | | S | s | S | | | | | S | S | | - | - | - | - | | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | TD | COM | CC4 | CC3 | CC2 | CC1 | UD | BI | TI | COM | CC4I | CC3I | CC2I | CC1IE | U | | s | E | DE | DE | DE | DE | DE | E | E | E | IE | Е | Е | E | | ı | | | | | | | | | | | | | | | | | E | | - | R | RW | RW | RW | RW | RW | RW | R | R | RW | RW | RW | RW | RW | R | | | W | | | | | | | W | W | | | | | | W | | Bit | Name | R/W | Reset Value | Function | | | | | | | |-------|----------|-----|-------------|---------------------------------------------|--|--|--|--|--|--| | 31:15 | Reserved | | | Reserved, must be kept at reset value. | | | | | | | | | | | | TDE: Trigger DMA request enable | | | | | | | | 14 | TDE | RW | 0 | 0: Trigger DMA request disabled | | | | | | | | | | | | 1: Trigger DMA request enabled | | | | | | | | | | | | COMDE: COM DMA request enable | | | | | | | | 13 | COMDE | RW | 0 | 0: COM DMA request disabled | | | | | | | | | | | | 1: COM DMA request enabled | | | | | | | | | | | | CC4DE: Capture/Compare 4 DMA request enable | | | | | | | | 12 | CC4DE | RW | 0 | 0: CC4 DMA request disabled | | | | | | | | | | | | 1: CC4 DMA request enabled | | | | | | | | | | | | CC3DE: Capture/Compare 3 DMA request enable | | | | | | | | 11 | CC3DE | RW | 0 | 0: CC3 DMA request disabled | | | | | | | | | | | | 1: CC3 DMA request enabled | | | | | | | | | | | | CC2DE: Capture/Compare 2 DMA request enable | | | | | | | | 10 | CC2DE RW | | 0 | 0: CC2 DMA request disabled | | | | | | | | | | | | 1: CC2 DMA request enabled | | | | | | | | 9 | CC1DE | RW | 0 | CC1DE: Capture/Compare 1 DMA request enable | | | | | | | | Bit | Name | R/W | Reset Value | Function | | | | | | | | |-----|--------------|-----|--------------------------------|-------------------------------------------|--|--|--|--|--|--|--| | | | | | 0: CC1 DMA request disabled | | | | | | | | | | | | | 1: CC1 DMA request enabled | | | | | | | | | | | | | UDE: Update DMA request enable | | | | | | | | | 8 | UDE | RW | 0 | 0: Update DMA request disabled | | | | | | | | | | | | | 1: Update DMA request enabled | | | | | | | | | | | | | BIE: Break interrupt enable | | | | | | | | | 7 | BIE | RW | 0 | 0: Break interrupt disabled | | | | | | | | | | | | | 1: Break interrupt enabled | | | | | | | | | | | | | TIE: Trigger interrupt enable | | | | | | | | | 6 | TIE | RW | 0 | 0: Trigger interrupt disabled | | | | | | | | | | | | | 1: Trigger interrupt enabled | | | | | | | | | | | | | COMIE: COM interrupt enable | | | | | | | | | 5 | COMIE | RW | 0 | 0: COM interrupt disabled | | | | | | | | | | | | | 1: COM interrupt enabled | | | | | | | | | | | | _ | Capture/Compare 4 interrupt enable | | | | | | | | | 4 | CC4IE | RW | RW 0 0: CC4 interrupt disabled | | | | | | | | | | | | | | 1: CC4 interrupt enabled | | | | | | | | | _ | | | _ | CC3IE: Capture/Compare 3 interrupt enable | | | | | | | | | 3 | CC3IE | RW | 0 | 0: CC3 interrupt disabled | | | | | | | | | | | | | 1: CC3 interrupt enabled | | | | | | | | | | 2001 | | _ | CC2IE: Capture/Compare 2 interrupt enable | | | | | | | | | 2 | CC2IE | RW | 0 | 0: CC2 interrupt disabled | | | | | | | | | | | | | 1: CC2 interrupt enabled | | | | | | | | | | 00415 | 514 | | CC1IE: Capture/Compare 1 interrupt enable | | | | | | | | | 1 | 1 CC1IE RW C | | 0 | 0: CC1 interrupt disabled | | | | | | | | | | | | | 1: CC1 interrupt enabled | | | | | | | | | | | DW | | UIE: Update interrupt enable | | | | | | | | | 0 | UIE | RW | 0 | 0: Update interrupt disabled | | | | | | | | | | | | | 1: Update interrupt enabled | | | | | | | | # 16.4.5. TIM1 status register (TIM1\_SR) Address offset: 0x010 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|------|------|------|------|----|-----|-----|-----|------|------|------|-------|-----| | Re | Re | Re | Res | Res | Res | Res | Re | Res | S | S | S | | | | | S | | | | | | | | | | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | Re | Re | CC4 | CC3 | CC2 | CC1 | Re | BIF | TIF | COM | CC4I | CC3I | CC2I | CC1IF | UIF | | S | S | S | OF | OF | OF | OF | S | | | IF | F | F | F | | | | - | - | - | Rc_w | Rc_w | Rc_w | Rc_w | - | Rc_ | Rc_ | Rc_ | Rc_ | Rc_ | Rc_ | Rc_w | Rc_ | | | | | 0 | 0 | 0 | 0 | | w0 | w0 | w0 | w0 | w0 | w0 | 0 | w0 | | Bit | Name | R/W | Reset<br>Value | Function | | | | | | | |-------|----------|-------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 31:13 | Reserved | - | 0 | Reserved, must be kept at reset value. | | | | | | | | 12 | CC4OF | Rc_w0 | 0 | Capture/Compare 4 overcapture flag refer to CC10F description | | | | | | | | 11 | CC3OF | Rc_w0 | 0 | Capture/Compare 3 overcapture flag refer to CC10F description | | | | | | | | 10 | CC2OF | Rc_w0 | 0 | Capture/Compare 2 overcapture flag refer to CC10F description | | | | | | | | 9 | CC1OF | Rc_w0 | 0 | Capture/Compare 1 overcapture flag This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to '0'. 0: No overcapture has been detected. 1: The counter value has been captured in TIMx_CCR1 register while CC1IF flag was already set | | | | | | | | 8 | Res | Rc_w0 | 0 | Reserved, must be kept at reset value. | | | | | | | | 7 | BIF | Rc_w0 | 0 | Break interrupt flag This flag is set by hardware as soon as the break input goes active. It can be cleared by software if the break input is not active. 0: No break event occurred. | | | | | | | | Bit | Name | R/W | Reset<br>Value | Function | |-----|-------|-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 1: An active level has been detected on the break input | | 6 | TIF | Rc_w0 | 0 | Trigger interrupt flag This flag is set by hardware on trigger event (active edge detected on TRGI input when the slave mode controller is enabled in all modes but gated mode. It is cleared by software. 0: No trigger event occurred. 1: Trigger interrupt pending | | 5 | COMIF | Rc_w0 | 0 | COM interrupt flag This flag is set by hardware on COM event (when Capture/compare Control bits - CCxE, CCxNE, OCxM - have been updated). It is cleared by software by writing it to '0'. 0: No COM event occurred. 1: COM interrupt pending. | | 4 | CC4IF | Rc_w0 | 0 | Capture/Compare 4 interrupt flag refer to CC1IF description | | 3 | CC3IF | Rc_w0 | 0 | Capture/Compare 3 interrupt flag refer to CC1IF description | | 2 | CC2IF | Rc_w0 | 0 | Capture/Compare 2 interrupt flag refer to CC1IF description | | 1 | CC1IF | Rc_w0 | 0 | Capture/Compare 1 interrupt flag If channel CC1 is configured as output: This flag is set by hardware when the counter matches the compare value, with some exception in center-aligned mode (refer to the CMS bits in the TIMx_CR1 register description). It is cleared by software. O: No match. 1: The content of the counter TIMx_CNT matches the content of the TIMx_CCR1 register. When the contents of TIMx_CCR1 are greater than the contents of TIMx_ARR, the CC1IF bit goes high on the counter overflow (in upcounting and up/down-counting modes) or underflow (in downcounting mode) If channel CC1 is configured as input: This bit is set by hardware on a capture. It is cleared by software or by reading the TIMx_CCR1 register. O: No input capture occurred 1: The counter value has been captured in TIMx_CCR1 register (An edge has been detected on IC1 which matches the selected polarity) | | 0 | UIF | Rc_w0 | 0 | Update interrupt flag This bit is set by hardware on an update event. It is cleared by software. 0: No update occurred. 1: Update interrupt pending. This bit is set by hardware when the registers are updated: -At overflow or underflow regarding the repetition counter value (update if repetition counter = 0) and if the UDIS = 0 in the TIMx_CR1 register. -When CNT is reinitialized by software using the UG bit in TIMx_EGR register, if URS = 0 and UDIS = 0 in the TIMx_CR1 register. -When CNT is reinitialized by a trigger event (refer to TIM1 slave mode control register (TIM1_SMCR)), if URS = 0 and UDIS = 0 in the TIMx_CR1 register. | # 16.4.6. TIM1 event generation register (TIM1\_EGR) Address offset: 0x14 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|-----| | Res | - | - | - | - | - | - | | | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res BG | TG | COMG | CC4G | CC3G | CC2G | CC1G | UG | | | - | <br>- | - | - | - | W | W | W | W | W | W | W | W | |--|---|-------|---|---|---|---|---|---|---|---|---|---|---| | Bit | Name | R/W | Reset Value | Function | | | | | | | | |------|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 31:8 | Reserved | - | 0 | Reserved, must be kept at reset value. | | | | | | | | | 7 | BG | W | 0 | Break generation This bit is set by software in order to generate an event, it is automatically cleared by hardware. 0: No action 1: A break event is generated. MOE bit is cleared and BIF flag is set. Related interrupt or DMA transfer can occur if enabled. | | | | | | | | | 6 | TG | W | 0 | Trigger generation This bit is set by software in order to generate an event, it is automatically cleared by hardware. 0: No action 1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled. | | | | | | | | | 5 | COMG | W | 0 | Capture/Compare control update generation This bit can be set by software, it is automatically cleared by hardware 0: No action 1: When CCPC bit is set, it allows to update CCxE, CCxNE and OCxM bits Note: This bit acts only on channels having a complementary output. | | | | | | | | | 4 | CC4G | W | 0 | CC4G: Capture/Compare 4 generation Refer to CC1G description | | | | | | | | | 3 | CC3G | W | 0 | CC3G: Capture/Compare 3 generation Refer to CC1G description | | | | | | | | | 2 | CC2G | W | 0 | CC2G: Capture/Compare 2 generation<br>Refer to CC1G description | | | | | | | | | 1 | CC1G | W | 0 | Capture/Compare 1 generation This bit is set by software in order to generate an event, it is automatically cleared by hardware. 0: No action 1: A capture/compare event is generated on channel 1: If channel CC1 is configured as output: CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled. If channel CC1 is configured as input: The current value of the counter is captured in TIMx_CCR1 register. The CC1IF flag is set, the corresponding interrupt or DMA request is sent if enabled. The CC1OF flag is set if the CC1IF flag was already high. | | | | | | | | | 0 | UG | W | 0 | Update generation This bit can be set by software, it is automatically cleared by hardware. 0: No action 1: Reinitialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected). The counter is cleared if the center-aligned mode is selected or if DIR = 0 (upcounting), else it takes the auto-reload value (TIMx_ARR) if DIR = 1 (downcounting). | | | | | | | | # 16.4.7. TIM1 capture/compare mode register 1 (TIM1\_CCMR1) Address offset: 0x18 **Reset value:** 0x0000 0000 Output compare mode: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|----|----|----|-----|-----|----|----|-----|----|----|----|-----|-----|-----|----| | Res | Re | Re | Re | Res | Res | Re | Re | Res | Re | Re | Re | Res | Res | Res | Re | | | S | S | S | | | S | S | | S | S | S | | | | S | | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OC2C | 00 | C2M[2 | :0] | OC2P | CO2F | CC2 | S[1:0 | OC1C | 00 | C1M[2 | :0] | OC1P | OC1F | CC1 | S[1:0] | |------|----|-------|-----|------|------|-----|-------|------|----|-------|-----|------|------|-----|--------| | E | | | | Е | Е | 1 | ] | Ε | | | | Е | Е | | | | RW | R | R | R | RW | RW | R | R | RW | R | R | R | RW | RW | R | RW | | | W | W | W | | | W | W | | W | W | W | | | W | | | Bit | Nome | R/W | Reset Value | Function | |-------|------------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Name<br>Reserved | IT/VV | Reset value | Reserved, must be kept at reset value. | | 15 | OC2CE | RW | 0 | Output Compare 2 clear enable | | 14:12 | OC2M[2:0] | RW | 000 | Output Compare 2 clear enable Output Compare 2 mode | | 11 | OC2PE | RW | 0 | Output Compare 2 preload enable | | 10 | OC2FE | RW | 0 | Output Compare 2 fast enable | | 10 | 0021 L | IXVV | 0 | Capture/Compare 2 selection | | 9:8 | CC2S[1:0] | RW | 00 | This bit-field defines the direction of the channel (in-put/output) as well as the used input. 00: CC2 channel is configured as output 01: CC2 channel is configured as input, IC2 is mapped on TI2 10: CC2 channel is configured as input, IC2 is mapped on TI1 11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through the TS bit (TIMx_SMCR register) Note: CC2S bits are writable only when the channel is | | 7 | OC1CE | RW | 0 | OFF (CC2E = '0' in TIMx CCER). Output Compare 1 clear enable OC1CE: Output Compare 1 Clear Enable 0: OC1Ref is not affected by the ETRF Input 1: OC1Ref is cleared as soon as a High level is detected | | 6:4 | OC1M[2:0] | RW | 00 | 1: OC1Ref is cleared as soon as a High level is detected on ETRF input Output Compare 1 mode These bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits. 000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs (this mode is used to generate a timing base). 001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1). 010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1). 011: Toggle - OC1REF toggles when TIMx_CNT = TIMx_CCR1. 100: Force inactive level - OC1REF is forced low. 101: Force active level - OC1REF is forced high. 110: PWM mode 1 - In upcounting, channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else inactive. In downcounting, channel 1 is inactive (OC1REF = '0') as long as TIMx_CNT > TIMx_CCR1 else active (OC1REF = '1'). 111: PWM mode 2 - In upcounting, channel 1 is inactive as long as TIMx_CNT < TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT > TIMx_CCR1 else inactive. Note: 1: These bits can not be modified as long as LOCK level 3 has been programmed(LOCK bits in TIMx_BDTR register) and CC1S = '00' (the channel is configured in output). 2: In PWM mode 1 or 2, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from "frozen" mode to "PWM" mode. 3: On channels having a complementary output, this bit field is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the OC1M active bits take the new value | | Bit | Name | R/W | Reset Value | Function | |-----|-----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | from the preloaded bits only when a COM event is gener- | | 3 | OC1PE | RW | 0 | output Compare 1 preload enable 0: Preload register on TIMx_CCR1 disabled. TIMx_CCR1 can be written at anytime, the new value is taken in account immediately. 1: Preload register on TIMx_CCR1 enabled. Read/Write operations access the preload register. TIMx_CCR1 pre- load value is loaded in the active register at each update event. Note: 1: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S = '00' (the channel is configured in output). 2: The PWM mode can be used without validating the pre- load register only in one pulse mode (OPM bit set in TIMx_CR1 register). Else the behavior is not guaranteed. | | 2 | OC1FE | RW | 0 | Output Compare 1 fast enable This bit is used to accelerate the effect of an event on the trigger in input on the CC output. 0: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles. 1: An active edge on the trigger input acts like a compare match on CC1 output. Then, OC is set to the compare level independently from the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OCFE acts only if the channel is configured in PWM1 or PWM2 mode. | | 1:0 | CC1S[1:0] | RW | 00 | Capture/Compare 1 selection This bit-field defines the direction of the channel (input/output) as well as the used input. 00: CC1 channel is configured as output 01: CC1 channel is configured as input, IC1 is mapped on TI1 10: CC1 channel is configured as input, IC1 is mapped on TI2 11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register) Note: CC1S bits are writable only when the channel is OFF (CC1E = '0' in TIMx_CCER). | ### Input Capture mode: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|------|--------|-----|-------|--------|------|--------|-----|------|-------|-----|-------|---------|------|--------| | Res | - | - | , | į | - | - | - | - | - | - | - | - | - | - | | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | IC2F | -[3:0] | | IC2PS | C[1:0] | CC2S | S[1:0] | | IC1F | [3:0] | | IC1PS | SC[1:0] | CC1S | S[1:0] | | RW | Bit | Name | R/W | Reset Value | Function | |-------|-------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | - | | Reserved, must be kept at reset value. | | 15:12 | IF2F | RW | 0000 | Input capture 2 filter | | 11:10 | IC2PSC[1:0] | RW | 00 | Input capture 2 prescaler | | 9:8 | CC2S[1:0] | RW | 0 | Capture/Compare 2 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC2 channel is configured as output 01: CC2 channel is configured as input, IC2 is mapped on TI2 10: CC2 channel is configured as input, IC2 is mapped on TI1 11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register) | | Bit | Name | R/W | Reset Value | Function | |-----|-------------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Note: CC2S bits are writable only when the channel is OFF (CC2E = '0' in TIMx_CCER) | | 7:4 | IC1F[3:0] | RW | 0000 | Input capture 1 filter This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output: 0000: No filter, sampling is done at fDTS 0001: fSAMPLING = fCK_INT, N = 2 0010: fSAMPLING = fCK_INT, N = 4 0011: fSAMPLING = fCK_INT, N = 8 0100: fSAMPLING = fDTS / 2, N = 6 0101: fSAMPLING = fDTS / 2, N = 8 0110: fSAMPLING = fDTS / 4, N = 8 1010: fSAMPLING = fDTS / 4, N = 8 1000: fSAMPLING = fDTS / 8, N = 8 1001: fSAMPLING = fDTS / 16, N = 5 1011: fSAMPLING = fDTS / 16, N = 5 1011: fSAMPLING = fDTS / 16, N = 8 1101: fSAMPLING = fDTS / 32, N = 5 1110: fSAMPLING = fDTS / 32, N = 5 1110: fSAMPLING = fDTS / 32, N = 8 Note: Care must be taken that fDTS is replaced in the formula by CK_INT when ICxF[3:0] = 1, 2 or 3. | | 3:2 | IC1PSC[1:0] | RW | 00 | Input capture 1 prescaler This bit-field defines the ratio of the prescaler acting on CC1 input (IC1). The prescaler is reset as soon as CC1E = '0' (TIMx_CCER register). 00: no prescaler, capture is done each time an edge is detected on the capture input 01: capture is done once every 2 events 10: capture is done once every 4 events 11: capture is done once every 8 events | | 1:0 | CC1S[1:0] | RW | 00 | Capture/Compare 1 Selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC1 channel is configured as output 01: CC1 channel is configured as input, IC1 is mapped on TI1 10: CC1 channel is configured as input, IC1 is mapped on TI2 11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register) Note: CC1S bits are writable only when the channel is OFF (CC1E = '0' in TIMx_CCER). | # 16.4.8. TIM1 capture/compare mode register 2 (TIM1\_CCMR2) Address offset: 0x1C Reset value: 0x0000 0000 Output compare mode: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|--------|-------|-----|-------|--------|-----|-------|------|--------|-------|-----|-------|---------|------|-------| | Res | Re | Re | Re | Res | Res | Re | Re | Res | Re | Re | Re | Res | Res | Res | Re | | | S | S | S | | | s | S | | S | s | S | | | | s | | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OC4C | 00 | C4M[2 | :0] | OC4P | CO4F | 004 | 014.0 | OC3C | 0 | C3M[2 | :0] | OC3P | OC3F | | | | E | | - | - | Е | Е | CC4 | S[1:0 | Е | | - | - | Е | Е | CC3S | [1:0] | | | IC4F[3 | 3:0] | | IC4PS | C[1:0] | 1 1 | | | IC3F[3 | 3:0] | | IC3PS | SC[1:0] | | | | RW | R | R | R | RW | RW | R | R | RW | R | R | R | RW | RW | R | RW | | | W | W | W | | | W | W | | W | W | W | | | W | | | Bit | Name | R/W | Reset Value | Function | |-------|-------------------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | - | | Reserved, must be kept at reset value. | | 15 | OC4CE | RW | 0 | Output compare 4 clear enable | | 14:12 | OC4M[2:0] | RW | 000 | Output compare 4 mode | | 11 | OC4PE | RW | 0 | Output compare 4 preload enable | | 10 | OC4FE | RW | 0 | Output compare 4 fast enable | | 9:8 | CC4S[1:0] | RW | 00 | Capture/Compare 4 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC4 channel is configured as output 01: CC4 channel is configured as input, IC4 is mapped on TI4 10: CC4 channel is configured as input, IC4 is mapped on TI3 11: CC4 channel is configured as input, IC4 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register) Note: CC4S bits are writable only when the channel is OFF (CC4E = '0' in TIMx_CCER). | | 7 | OC3CE | RW | 0 | Output compare 3 clear enable | | 6:4 | OC3M[2:0] | RW | 00 | Output compare 3 mode | | 3 | OC3PE | RW | 0 | Output compare 3 preload enable | | 2 | OC3FE | RW | 0 | Output compare 3 fast enable | | 1:0 | CC3S[1:0] | RW | 00 | Capture/Compare 3 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC3 channel is configured as output 01: CC3 channel is configured as input, IC3 is mapped on TI3 10: CC3 channel is configured as input, IC3 is mapped on TI4 11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register) Note: CC3S bits are writable only when the channel is OFF (CC3E = '0' in TIMx_CCER) | | lı | nput Capture mode | : / | | , <u> </u> | | | | | | | | | ilput Gapture mode | | | | |-------|--------------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | R/W | Reset Value | Function | | 31:16 | Reserved | - | | Reserved, must be kept at reset value. | | 15:12 | IC4F | RW | 0000 | Input capture 4 filter | | 11:10 | IC4PSC | RW | 00 | Input capture 4 prescaler | | 9:8 | CC4S | RW | 00 | Capture/Compare 4 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC4 channel is configured as output 01: CC4 channel is configured as input, IC4 is mapped on TI4 10: CC4 channel is configured as input, IC4 is mapped on TI3 11: CC4 channel is configured as input, IC4 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register) Note: CC4S bits are writable only when the channel is OFF (CC4E = '0' in TIMx_CCER) | | 7:4 | IC3F | RW | 0000 | Input capture 3 filter | | 3:2 | IC3PSC | RW | 00 | Input capture 3 prescaler | | 1:0 | OC3S | RW | 00 | Capture/compare 3 selection This bit-field defines the direction of the channel (input/output) as well as the used input. 00: CC3 channel is configured as output 01: CC3 channel is configured as input, IC3 is mapped on TI3 10: CC3 channel is configured as input, IC3 is mapped on TI4 11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register) | RW RW RW | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|--------------------------------------------------------------------------------------| | | | | | Note: CC3S bits are writable only when the channel is OFF (CC3E = '0' in TIMx_CCER). | ### 16.4.9. TIM1 capture/compare enable register (TIM1\_CCER) Address offset: 0x20 **Reset value**: 0x0000 0000 RW RW | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Re | Re | Res | S | S | | | | | | | | | | | | | | | | - | - | - | - | | | - | - | • | - | - | - | | 1 | 1 | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | Re | CC4 | CC4 | CC3 | CC3 | CC3 | CC3 | CC2 | CC2 | CC2 | CC2 | CC1 | CC1 | CC1 | CC1 | | S | S | Р | Е | NP | NE | Р | Е | NP | NE | Р | Е | NP | NE | Р | Е | RW RW RW RW RW | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 13 | CC4P | RW | 0 | Capture/Compare 4 output polarity refer to CC1P description | | 12 | CC4E | RW | 0 | Capture/Compare 4 output enable refer to CC1E description | | 11 | CC3NP | RW | 0 | Capture/Compare 3 complementary output polarity refer to CC1NP description | | 10 | CC3NE | RW | 0 | Capture/Compare 3 complementary output enable refer to CC1NE description | | 9 | CC3P | RW | 0 | Capture/Compare 3 output polarity refer to CC1P description | | 8 | CC3E | RW | 0 | Capture/Compare 3 output enable refer to CC1E description | | 7 | CC2NP | RW | 0 | Capture/Compare 2 complementary output polarity refer to CC1NP description | | 6 | CC2NE | RW | 0 | Capture/Compare 2 complementary output enable refer to CC1NE description | | 5 | CC2P | RW | 0 | Capture/Compare 2 output polarity refer to CC1P description | | 4 | CC2E | RW | 0 | Capture/Compare 2 output enable refer to CC1E description | | 3 | CC1NP | RW | 0 | Capture/Compare 1 complementary output polarity CC1 channel configuration as output: 0: OC1N active high. 1: OC1N active low. CC1 channel configuration as input: This bit is used in conjunction with CC1P to define the polarity of TI1FP1 and TI2FP1. Refer to CC1P description. Note: On channels having a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1NP active bit takes the new value from the preloaded bits only when a Commutation event is generated. Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S = "00" (the channel is configured in output). | | 2 | CC1NE | RW | 0 | Capture/Compare 1 complementary output enable 0: Off - OC1N is not active. OC1N level is then function of MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits. 1: On - OC1N signal is output on the corresponding output pin depending on MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits. Note: On channels having a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1NE active bit takes the new value from the preloaded bits only when a Commutation event is generated. | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CC1P | RW | 0 | Capture/Compare 1 output polarity CC1 channel configured as output: 0: OC1 active high 1: OC1 active low CC1 channel configured as input: CC1NP/CC1P bits select the active polarity of TI1FP1 and TI2FP1 for trigger or capture operations. 00: non-inverted/rising edge The circuit is sensitive to TIxFP1 rising edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode or encoder mode). 01: inverted/falling edge The circuit is sensitive to TIxFP1 falling edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is inverted (trigger operation in gated mode or encoder mode). 10: reserved, do not use this configuration. 11: non-inverted/both edges The circuit is sensitive to both TIxFP1 rising and falling edges (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode). This configuration must not be used in encoder mode). This configuration must not be used in encoder mode. Note: On channels having a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1P active bit takes the new value from the preloaded bits only when a Commutation event is generated. Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register). | | 0 | CC1E | RW | 0 | Capture/Compare 1 output enable CC1 channel configured as output: 0: Off - OC1 is not active. OC1 level is then function of MOE, OSSI, OSSR, OIS1, OIS1N and CC1NE bits. 1: On - OC1 signal is output on the corresponding output pin depending on MOE, OSSI, OSSR, OIS1, OIS1N and CC1NE bits. CC1 channel configured as input: This bit determines if a capture of the counter value can actually be done into the input capture/compare register 1 (TIMx_CCR1) or not. 0: Capture disabled. 1: Capture enabled. Note: On channels having a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1E active bit takes the new value from the preloaded bits only when a Commutation event is generated. | Table 16-3 Output control bits for complementary OCx and OCxN channels with break feature | | | Contro | ol bits | | Outpu | ut states(1) | |------------|-------------|-------------|-------------|-----------|----------------------------------------------------------------------|------------------------------------------------------------------| | MOE<br>bit | OSSI<br>bit | OSSR<br>bit | CCxE<br>bit | CCxNE bit | OCx output state | OCxN output state | | | | 0 | 0 | 1 | Output Disabled (not driven by the timer), OCx = 0, OCx_EN = 0 | Output Disabled (not driven by the timer), OCxN = 0, OCxN_EN = 0 | | 1 | x | 0 | 1 | 0 | Output Disabled (not driven by the timer), $OCx = 0$ , $OCx\_EN = 0$ | OCxREF + Polarity OCxN = OCxREF xor CCxNP, OCxN_EN = 1 | | | | 0 | 1 | 1 | OCxREF + Polarity OCx = OCxREF xor CCxP, OCx_EN = 1 | Output Disabled (not driven by the timer) OCxN = 0, OCxN_EN = 0 | | | | 1 | 0 | 0 | OCREF + Polarity + dead-<br>time OCx_EN = 1 | Complementary to OCREF (not OCREF) + Polarity + dead-time | | | | Contro | ol bits | | Outpu | ıt states(1) | | | | | |------------|-------------|-------------|-------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--|--|--| | MOE<br>bit | OSSI<br>bit | OSSR<br>bit | CCxE<br>bit | CCxNE bit | OCx output state | OCxN output state | | | | | | | | | | | | OCxN_EN = 1 | | | | | | | | 1 | 0 | 1 | Output Disabled (not driven by the timer) OCx = CCxP, OCx_EN = 0 | Output Disabled (not driven by the timer) OCxN = CCxNP, OCxN_EN = 0 | | | | | | | | 1 | 1 | 0 | Off-State (output enabled with inactive state) OCx = CCxP, OCx_EN = 1 | OCxREF + Polarity OCxN = OCxREF xor CCxNP, OCxN_EN = 1 | | | | | | | | 1 | 1 | 1 | OCxREF + Polarity OCx = OCxREF xor CCxP, OCx_EN = 1 | Off-State (output enabled with inactive state) OCxN = CCxNP, OCxN_EN = 1 | | | | | | | | 0 | 0 | 0 | OCREF + Polarity + dead-<br>time OCx_EN = 1 | Complementary to OCREF (not OCREF) + Polarity + dead-time OCxN_EN = 1 | | | | | | | 0 | | 0 | 0 | Output Disabled (not driven by | the timer) | | | | | | | 0 | | 0 | 1 | Asynchronously: $OCx = CCxP$ , | $OCx_EN = 0$ , $OCxN = CCxNP$ , | | | | | | | 0 | | 1 | 0 | $OCxN_EN = 0$ | | | | | | | | 0 | | 1 | 1 | Then if the clock is present: Of | Cx = OISx and OCxN = OISxN after | | | | | | 0 | 1 | X | 0 | 0 | a dead-time, assuming that OIS OCX and OCxN both in active state. | x and OISxN do not correspond to | | | | | | | 1 | | 0 | 1 | Off-State (output enabled with | inactive state) | | | | | | | 1 | | 1 | 0 | Asynchronously: OCx = CCxP, | $OCx_EN = 1$ , $OCxN = CCxNP$ , | | | | | | | 1 | | 1 | 1 | OCxN_EN = 1 Then if the clock is present: OCx = OISx and OCxN = OISxN after a dead-time, assuming that OISx and OISxN do not correspond to OCX and OCxN both in active state | | | | | | When both outputs of a channel are not used (CCxE = CCxNE = 0), the OISx, OISxN, CCxP and CCxNP bits must be kept cleared. Note: The state of the external I/O pins connected to the complementary OCx and OCxN channels depends on the OCx and OCxN channel state and the GPIOand AFIO registers. ### 16.4.10. TIM1 counter (TIM1\_CNT) Address offset: 0x24 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CNT[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|----------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CNT[15:0] | RW | 0 | Counter value | ### 16.4.11. TIM1 prescaler (TIM1\_PSC) Address offset: 0x28 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PSC[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | PSC[15:0] | RW | 0 | Prescaler value The counter clock frequency (CK_CNT) is equal to fCK_PSC / (PSC[15:0] + 1). PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in "reset mode"). | ### 16.4.12. TIM1 auto-reload register (TIM1\_ARR) Address offset: 0x2c Reset value: 0x0000 FFFF | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | | - | ( | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ARR[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | ARR[15:0] | RW | 0 | Auto-reload value ARR is the value to be loaded in the actual auto-reload register. The counter is blocked while the auto-reload value is null. | ### 16.4.13. TIM1 repetition counter register (TIM1\_RCR) Address offset: 0x30 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|----------|-----|-----|-----|-------|-----|-----|-----| | Res | - | - | - | - | - | - | - | | - | - | - | - | - | - | - | - | | 15 | 4.4 | 42 | 42 | 4.4 | 40 | ^ | 0 | 7 | 6 | | 4 | 2 | 2 | 4 | 0 | | 13 | 14 | 13 | 12 | 11 | 10 | 9 | 0 | / | O | Э | 4 | 3 | | | U | | Res <i>'</i> | 0 | 3 | REP | [7:0] | | ı | U | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | | | Reserved, must be kept at reset value. | | 7:0 | REP[7:0] | RW | 0 | Repetition counter value These bits allow the user to set-up the update rate of the compare registers (i.e. periodic transfers from preload to active registers) when preload registers are enable, as well as the update interrupt generation rate, if this interrupt is enable. Each time the REP_CNT related downcounter reaches zero, an update event is generated and it restarts counting from REP value. As REP_CNT is reloaded with REP value only at the repetition update event U_RC, any write to the TIMx_RCR register is not taken in account until the next repetition update event. It means in PWM mode (REP+1) corresponds to: - the number of PWM periods in edge-aligned mode - the number of half PWM period in center-aligned mode. | ### 16.4.14. TIM1 capture/compare register 1 (TIM1\_CCR1) Address offset: 0x34 | Г | 31 | 30 | 20 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 10 | 12 | 17 | 16 | |---|-----|----|----|----|----|----|----|----|----|----|------------|----|----|----|-----|----| | | ٠ . | 30 | 23 | 20 | 21 | 20 | 23 | 24 | 23 | | <b>4</b> I | 20 | 13 | 10 | 1 / | 10 | | Res |-----|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CCR1[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CCR1[15:0] | RW | 0 | Capture/Compare 1 value If channel CC1 is configured as output: CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output. If channel CC1 is configured as input: CCR1 is the counter value transferred by the last input capture 1 event (IC1). | ### 16.4.15. TIM1 capture/compare register 2 (TIM1\_CCR2) Address offset: 0x38 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CCR2[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CCR2[15:0] | RW | 0 | Capture/Compare 2 value If channel CC2 is configured as output: CCR2 is the value to be loaded in the actual capture/compare 2 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR2 register (bit OC2PE). Else the preload value is copied in the active capture/compare 2 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC2 output. If channel CC2 is configured as input: CCR2 is the counter value transferred by the last input capture 2 event (IC2). | # 16.4.16. TIM1 capture/compare register 3 (TIM1\_CCR3) Address offset: 0x3C | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CCR3[15:0] | | | | | | | | | | | | | | | | | ŔŴ | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CCR3[15:0] | RW | 0 | Capture/Compare value If channel CC3 is configured as output: CCR3 is the value to be loaded in the actual capture/compare 3 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR3 register (bit OC3PE). Else the preload value is copied in the active capture/compare 3 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC3 output. If channel CC3 is configured as input: CCR3 is the counter value transferred by the last input capture 3 event (IC3). | # 16.4.17. TIM1 capture/compare register 4 (TIM1\_CCR4) Address offset: 0x40 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CCR4[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CCR4[15:0] | RW | 0 | Capture/Compare value If channel CC4 is configured as output: CCR4 is the value to be loaded in the actual capture/compare 4 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR4 register (bit OC4PE). Else the preload value is copied in the active capture/compare 4 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC4 output. If channel CC4 is configured as input: CCR4 is the counter value transferred by the last input capture 4 event (IC4). | # 16.4.18. TIM1 break and dead-time register (TIM1\_BDTR) Address offset: 0x44 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|------|------|-----|-------|----------|-----|-----|-----|-------|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | | | - | - | - | - | - | | 15 | 14 | 13 | 12 | 44 | 10 | 0 | 0 | 7 | 2 | E | 4 | 2 | • | 4 | 7 | | | | 13 | 12 | 11 | 10 | 9 | 0 | <i>'</i> | O | Э | 4 | ၁ | | 1 | U | | MOE | AOE | BKP | BKE | OSSR | OSSI | LOC | (1:0] | / | b | 5 | DTG | [7:0] | | 1 | U | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | RW | 0 | Reserved, must be kept at reset value. | | 15 | MOE | RW | 0 | Main output enable This bit is cleared asynchronously by hardware as soon as the break input is active. It is set by software or automati- cally depending on the AOE bit. It is acting only on the channels which are configured in output. 0: OC and OCN outputs are disabled or forced to idle state. | | Bit | Name | R/W | Reset Value | Function | |-----|-----------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 1: OC and OCN outputs are enabled if their respective enable bits are set (CCxE, CCxNE in TIMx_CCER register). | | 14 | AOE | RW | 0 | Automatic output enable 0: MOE can be set only by software 1: MOE can be set by software or automatically at the next update event (if the break input is not be active) Note: This bit cannot be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). | | 13 | ВКР | RW | 0 | Break polarity 0: Break input BRK is active low 1: Break input BRK is active high Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). Note: Any write operation to this bit takes a delay of 1 APB clock cycle to become effective. | | 12 | BKE | RW | 0 | Break enable 0: Break inputs (BRK and CCS clock failure event) disabled 1, Break inputs (BRK and CCS clock failure event) enabled Note: This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). Note: Any write operation to this bit takes a delay of 1 APB clock cycle to become effective. | | 11 | OSSR | RW | 0 | Off-state selection for Run mode This bit is used when MOE = 1 on channels having a complementary output which are configured as outputs. OSSR is not implemented if no complementary output is implemented in the timer. 0: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal = 0). 1: When inactive, OC/OCN outputs are enabled with their inactive level as soon as CCxE = 1 or CCxNE = 1. Then, OC/OCN enable output signal = 1 Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register). | | 10 | OSSI | RW | 0 | Off-state selection for Idle mode This bit is used when MOE = 0 on channels configured as outputs. 0: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal = 0). 1: When inactive, OC/OCN outputs are forced first with their idle level as soon as CCxE = 1 or CCxNE = 1. OC/OCN enable output signal = 1) Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register). | | 9:8 | LOCK[1:0] | RW | 00 | Lock configuration These bits offer a write protection against software errors. 00: LOCK OFF - No bit is write protected. 01: LOCK Level 1 = DTG bits in TIMx_BDTR register, OISx and OISxN bits in TIMx_CR2 register and BKE/BKP/AOE bits in TIMx_BDTR register can no longer be written. 10: LOCK Level 2 = LOCK Level 1 + CC Polarity bits (CCxP/CCxNP bits in TIMx_CCER register, as long as the related channel is configured in output through the CCxS bits) as well as OSSR and OSSI bits can no longer be written. 11: LOCK Level 3 = LOCK Level 2 + CC Control bits (OCxM and OCxPE bits in TIMx_CCMRx registers, as long as the related channel is configured in output through the CCxS bits) can no longer be written. Note: The LOCK bits can be written only once after the re- set. Once the TIMx_BDTR register has been written, their content is frozen until the next reset. | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | DTG[7:0] | RW | 0000 0000 | Dead-time generator setup This bit-field defines the duration of the dead-time inserted between the complementary outputs. DT correspond to this duration. DTG[7:5] = 0xx => DT = DTG[7:0]x tdtg with tdtg = tDTS. DTG[7:5] = 10x => DT = (64+DTG[5:0])xtdtg with Tdtg = 2xtDTS. DTG[7:5] = 110 => DT = (32+DTG[4:0])xtdtg with Tdtg = 8xtDTS. DTG[7:5] = 111 => DT = (32+DTG[4:0])xtdtg with Tdtg = 16xtDTS. Example if TDTS = 125 ns (8 MHz), dead-time possible values are: 0 to 15875 ns by 125 ns steps, 16 us to 31750 ns by 250 ns steps, 32 us to 63 us by 1 us steps, 64 us to 126 us by 2 us steps Note: This bit-field can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx BDTR register). | # 16.4.19. TIM1 DMA control register (TIM1\_DCR) Address offset: 0x48 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|---------|-----|-----|-----|---------------------|-----|-----|-----|---------|-----|-----| | Res | - | - | - | - | - | - | - | - | - | <b>Q</b> - <b>V</b> | -)) | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | | I | DBL[4:0 | ] | | | Res | | | [ | DBA[4:0 | ] | | | - | - | - | RW | RW | RW | RW | RW | - | - | - | RW | RW | RW | RW | RW | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:13 | Reserved | | | Reserved, must be kept at reset value. | | 12:8 | DBL[4:0] | RW | 0 0000 | DMA burst length This 5-bit vector defines the number of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address) 00000: 1 transfer 00001: 2 transfers 00010: 3 transfers 10001: 18 transfers | | 7:5 | Reserved | RW | 0 | Reserved, must be kept at reset value. | | 4:0 | DBA[4:0] | RW | 0 0000 | DMA base address This 5-bit vector defines the base-address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register. Example: 00000: TIMx_CR1, 00001: TIMx_CR2, 00010: TIMx_SMCR, Example: Let us consider the following transfer: DBL = 7 transfers and DBA = TIMx_CR1. In this case the transfer is done to/from 7 registers starting from the TIMx_CR1 address. | # 16.4.20. TIM1 DMA address for full transfer (TIM1\_DMAR) Address offset: 0x4C | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | DMAB[15:0] | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | DMAB[31:0] | RW | 0 | DMAB[15:0]: DMA register for burst accesses A read or write operation to the DMAR register accesses the register located at the address (TIMx_CR1 address) + (DBA + DMA index) x 4 where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR). | # 16.4.21. TIM1 register map | | | | | | 9., | | | | | | | - | | | | | | | | - | | | | - | | | | 4 | | | | | | |--------------------|-----------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------|--------|-------------|-------|--------|-------|----------------|----------------|-------|----------|---------------|-------|--------|-------|----------------|------| | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | က | 2 | 1 | 0 | | 0<br>x<br>0 | TIM1<br>_CR1 | Res. CKD[1-0] | מירון | ARPE | CMC[4:0] | [0.1]SMO | DIR | OPM | URS | UDIS | CEN | | 0 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | | • | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1<br>_CR2 | Res. OIS4 | OIS3N | OIS3 | OISZN | OIS2 | OIS1N | OIS1 | TI1S | | имs<br>[2:0] | | CCDS | ccns | Res. | CCPC | | 0 4 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | 0<br>x | TIM1<br>_SM<br>CR | Res. ETP | ECE | ETPS[1: | 0] | E | ΞΤF | [3:0] | l | MSM | T | S[2:0 | 0] | occs | | SMS<br>2:0] | | | 8 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1<br>_DIE<br>R | Res. TDE | СОМБ | CC4DE | CC3DE | CC2DE | CC1DE | UDE | BIE | TIE | COMIE | CC4IE | CC3IE | CC2IE | CC11E | UIE | | 0<br>C | Re-<br>set<br>value | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1<br>_SR | Res. CC40 | CC30 | CC20 | CC10 | Res. | BIF | TIF | COMIF | CC4IF | CC3IF | CC2IF | CC11F | UIF | | 1 | Re-<br>set<br>value | | | | | | | | | ( | | | | | | | | | | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1<br>_EG<br>R | Res. BG | TG | COMG | CC4G | CC3G | CC2G | CC1G | UG | | 1 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1<br>8 | TIM1<br>_CC<br>MR1(<br>out-<br>put<br>com-<br>pare<br>mode<br>) | Res. | Res. | Res. | Res. | Res. | Res. | Res, | Res. OC2CE | o<br>I | C2N<br>2:0] | М | OC2PE | CO2FE | CC<br>S<br>[1: | C2<br>S<br>[0] | OC1CE | C | )C1N<br>[2:0] | Л | OC1PE | OC1FE | CC<br>S<br>[1: | 5 | | | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1<br>8 | TIM1<br>_CC<br>MR1(<br>Input | Res. I | C2F | [3:0 | ] | IC2PSC | [1:0] | CC<br>S<br>[1: | 3 | I | C1F | [3:0 | ] | IC1PSC | [1:0] | CC<br>S<br>[1: | ; | | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | œ | 7 | 9 | 5 | 4 | က | 2 | 1 | 0 | |--------------------|-----------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------|------|-----------------------|--------|--------------|-------|----------------|------|---------|---------|-------------|--------|--------------|---------|----------------|--------| | | Cap-<br>ture<br>mode<br>) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1<br>C | TIM1<br>_CC<br>MR2(<br>out-<br>put<br>cap-<br>ture<br>mode<br>) | Res, | Res. Res, | Res. | Res. | Res. | Res. | Res. | OC4CE | C | )C4 <b>i</b><br>[2:0] | M<br>I | OC4PE | CO4FE | CC<br>S<br>[1: | 3 | OC3CE | O<br>[ | C3N<br>2:0] | A . | OC3PE | OC3FE | CC<br>S<br>[1: | ; | | | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1<br>C | TIM1<br>_CC<br>MR2(<br>Input<br>Cap-<br>ture<br>mode<br>) | Res. ı | C4F | [3:0 | )] | [C4BSC [4:0] | [0:1] | CC<br>S<br>[1: | 3 | 10 | C3F | [3:0] | ] | [C3PSC [1:0] | 6::100 | CC<br>S<br>[1: | ; | | | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>2<br>0 | TIM1<br>_CC<br>ER<br>Re-<br>set | Res. CC4P | CC4E | CC3NP | CC3NE | CC3P | CC3E | O CC2NP | O CC2NE | O CC2P | O CC2E | O CC1NP | O CC1NE | O CC1P | O CC1E | | 0 | value<br>TIM1<br>_CN | Res. | | | | | | C | NT[ | 15:0 | )] | | | | | | | | x<br>2<br>4 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1<br>_PS<br>C | Res. | | | | | [ | Р | SC[ | 15:0 | )] | | | | | | | | 2 8 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1<br>_AR<br>R | Res. | | | | | | Α | RR[ | 15:0 | )] | | • | • | • | • | | | 2<br>C | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0<br>x | TIM1<br>_RC<br>_R | Res. | | F | REP | [7:0] | l | | | | 3 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>3 | TIM1<br>_CC<br>R1<br>Re- | Res. | 1 | | | | | CC | CR1 | [15: | 0] | ı | | | | | | | 4 | set<br>value<br>TIM1 | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>3 | _CC<br>R2<br>Re- | Res. | 1 | | | | | CC | CR2 | [15: | 0] | | | | | | | | 8 | set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 2 | 4 | 3 | 2 | 1 | 0 | |--------------------|---------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|------|------|----------------|-----|-------|------|---|-----|------|------|-----|---| | 0<br>x | TIM1<br>_CC<br>R3 | Res. | | | | | | C | CR3 | [15: | 0] | | | | | | | | 3<br>C | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1<br>_CC<br>R4 | Res. | | | | | | C | CR4 | [15: | 0] | | | | | | | | 4<br>0 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1<br>_BDT<br>R | Res. MOE | AOE | BKP | BKE | OSSR | OSSI | LC<br> <br> 1: | | | • | | OTG | [7:0 | ] | | | | 4 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1<br>_DC<br>R | Res. | DE | 3L[4 | :0] | | 1 | Res. | | | DE | BA[4 | :0] | | | 4<br>8 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1<br>_DM<br>AR | Res. • | | | | | | DN | ИΑВ | 3[15: | :0] | | ' | | | | | | 4<br>C | Re-<br>set<br>value | | | | | | | | | | | | | | | | ~ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 17. General-purpose timer (TIM3) #### 17.1. TIM3 introduction The general-purpose timer TIM3 consist of a 16-bit auto-reload counter driven by a programmable prescaler. It may be used for a variety of purposes, including measuring the pulse lengths of input signals (input capture) or generating output waveforms (output compare and PWM). Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers. The timers are completely independent, and do not share any resources. They can be synchronized together. #### 17.2. TIM3 main features General-purpose TIM3 timer features include: - 16-bit (TIM3) up, down, up/down auto-reload counter. - 16-bit programmable prescaler used to divide the counter clock frequency by any factor between 1 and 65535. - Up to 4 independent channels for: - > Input capture - Output compare - PWM generation (Edge- and Center-aligned modes) - One-pulse mode output - Synchronization circuit to control the timer with external signals and to interconnect several timers. - Interrupt/DMA generation on the following events: - Update: counter overflow/underflow, counter initialization (by software or internal/external trigger) - Trigger event (counter start, stop, initialization or count by internal/external trigger) - Input capture - Output compare - Supports incremental (quadrature) encoder and hall-sensor circuitry for positioning purposes. - Trigger input for external clock or cycle-by-cycle current management. Figure 17-1 General-purpose timer block diagram (TIM3) ### 17.3. TIM3 functional description #### 17.3.1. Time-base unit The main block of the programmable timer is a 16-bit counter with its related autoreload register. The counter can count up but also down or both up and down. The counter clock can be divided by a prescaler. The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running. The time-base unit includes: - Counter Register (TIM3\_CNT) - Prescaler Register (TIM3\_PSC) - Auto-Reload Register (TIM3\_ARR) The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIM3\_CR1 register. The update event is sent when the counter reaches the overflow (or underflow when downcounting) and if the UDIS bit equals 0 in the TIM3\_CR1 register. It can also be generated by software. The counter is clocked by the prescaler output CK\_CNT, which is enabled only when the counter enable bit (CEN) in TIM3\_CR1 register is set. Note that the actual counter enable signal CNT\_EN is set 1 clock cycle after CEN. #### Prescaler description The prescaler can divide the counter clock frequency by any factor between 1 and 65535. It is based on a 16-bit counter controlled through a 16-bit register (in the TIM3\_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event. The following figures give some examples of the counter behavior when the prescaler ratio is changed on the fly: Figure 17-2 Counter timing diagram with prescaler division change from 1 to 2 Figure 17-3 Counter timing diagram with prescaler division change from 1 to 4 #### 17.3.2. Counter modes #### **Upcounting mode** In upcounting mode, the counter counts from 0 to the auto-reload value, then restarts from 0 and generates a counter overflow event. An Update event can be generated by setting the UG bit in the TIM3\_EGR register (by software or by using the slave mode controller). The UEV event can be disabled by software by setting the UDIS bit in TIM3\_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIM3\_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event. When an update event occurs, all the registers are updated and the update flag (UIF bit in TIM3\_SR register) is set (depending on the URS bit): - The auto-reload shadow register is updated with the preload value (TIM3\_ARR). - The buffer of the prescaler is reloaded with the preload value (content of the TIM3\_PSC register). The following figures show some examples of the counter behavior for different clock frequencies when TIM3\_ARR = 0x36. Figure 17-4 Counter timing diagram, internal clock divided by 1 Figure 17-5 Counter timing diagram, internal clock divided by 2 Figure 17-6 Counter timing diagram, internal clock divided by 4 Figure 17-7 Counter timing diagram, internal clock divided by N Figure 17-8 Counter timing diagram, Update event when ARPE = 0 (TIM3\_ARR not preloaded) Figure 17-9 Counter timing diagram, Update event when ARPE = 1 (TIM3\_ARR preloaded) #### **Downcounting mode** In downcounting mode, the counter counts from the auto-reload value down to 0, then restarts from the auto-reload value and generates a counter underflow event. An Update event can be generated by setting the UG bit in the TIM3\_EGR register (by software or by using the slave mode controller). The UEV update event can be disabled by software by setting the UDIS bit in TIM3\_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until UDIS bit has been written to 0. However, the counter restarts from the current auto-reload value, whereas the counter of the prescaler restarts from 0 (but the prescale rate doesn't change). In addition, if the URS bit (update request selection) in TIM3\_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event. When an update event occurs, all the registers are updated and the update flag (UIF bit in TIM3\_SR register) is set (depending on the URS bit): - The buffer of the prescaler is reloaded with the preload value (content of the TIM3\_PSC register). - he auto-reload active register is updated with the preload value (content of the TIM3\_ARR register). Note that the auto-reload is updated before the counter is reloaded, so that the next period is the expected one. Figure 17-10 Counter timing diagram, internal clock divided by 1 Figure 17-11 Counter timing diagram, internal clock divided by 2 Figure 17-12 Counter timing diagram, internal clock divided by 4 Figure 17-13 Counter timing diagram, internal clock divided by N Figure 17-14 Counter timing diagram, Update event when repetition counter is not used ### Center-aligned mode (up/down counting) In center-aligned mode, the counter counts from 0 to the auto-reload value (content of the TIM3\_ARR register) – 1, generates a counter overflow event, then counts from the autoreload value down to 1 and generates a counter underflow event. Then it restarts counting from 0. Center-aligned mode is active when the CMS bits in TIM3\_CR1 register are not equal to '00'. The Output compare interrupt flag of channels configured in output is set when: the counter counts down (Center aligned mode 1, CMS = "01"), the counter counts up (Center aligned mode 2, CMS = "10") the counter counts up and down (Center aligned mode 3, CMS = "11"). In this mode, the direction bit (DIR from TIM3\_CR1 register) cannot be written. It is updated by hardware and gives the current direction of the counter. The update event can be generated at each counter overflow and at each counter underflow or by setting the UG bit in the TIM3\_EGR register (by software or by using the slave mode controller) also generates an update event. In this case, the counter restarts counting from 0, as well as the counter of the prescaler. The UEV update event can be disabled by software by setting the UDIS bit in TIM3\_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter continues counting up and down, based on the current auto-reload value. In addition, if the URS bit (update request selection) in TIMx\_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupt when clearing the counter on the capture event. When an update event occurs, all the registers are updated and the update flag (UIF bit in TIM3\_SR register) is set (depending on the URS bit): - The buffer of the prescaler is reloaded with the preload value (content of the TIM3 PSC register). - The auto-reload active register is updated with the preload value (content of the TIM3\_ARR register). Note that if the update source is a counter overflow, the autoreload is updated before the counter is reloaded, so that the next period is the expected one (the counter is loaded with the new value). Figure 17-15 Counter timing diagram, internal clock divided by 1, TIM3\_ARR = 0x6 Figure 17-16 Counter timing diagram, internal clock divided by 2 Figure 17-17 Counter timing diagram, internal clock divided by 4, TIM3\_ARR = 0x36 Figure 17-18 Counter timing diagram, internal clock divided by N Figure 17-19 Counter timing diagram, Update event with ARPE = 1 (counter underflow) Figure 17-20 Counter timing diagram, Update event with ARPE = 1 (counter overflow) #### 17.3.3. Clock sources The counter clock can be provided by the following clock sources: - Internal clock (CK\_INT) - External clock mode1: external input pin (Tlx) - Internal trigger inputs (ITRx): using one timer as prescaler for another timer, for example, Timer 1 can be configured to act as a prescaler for Timer 3. #### Internal clock source (CK\_INT) If the slave mode controller is disabled, then the CEN, DIR (in the TIM3\_CR1 register) and UG bits (in the TIM3\_EGR register) are actual control bits and can be changed only by software. As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK\_INT. Figure 17-21 Control circuit in normal mode, internal clock divided by 1 #### External clock source mode 1 This mode is selected when SMS = 111 in the TIM3\_SMCR register. The counter can count at each rising or falling edge on a selected input. Figure 17-22 TI2 external clock connection example For example, to configure the upcounter to count in response to a rising edge on the TI2 input, use the following procedure: - 1. Configure channel 2 to detect rising edges on the TI2 input by writing CC2S = 01 in the TIM3\_CCMR1 register. - 2. Configure the input filter duration by writing the IC2F[3:0] bits in the TIM3\_CCMR1 register (if no filter is needed, keep IC2F = 0000). - 3. Select rising edge polarity by writing CC2P = 0 in the TIM3\_CCER register. - 4. Configure the timer in external clock mode 1 by writing SMS = 111 in the TIM3\_SMCR register. - 5. Select TI2 as the input source by writing TS = 110 in the TIM3\_SMCR register. - 6. Enable the counter by writing CEN = 1 in the TIM3\_CR1 register. Note: The capture prescaler is not used for triggering, so it does not need to be configured. When a rising edge occurs on TI2, the counter counts once and the TIF flag is set. The delay between the rising edge on TI2 and the actual clock of the counter is due to the resynchronization circuit on TI2 input. Figure 17-23 Control circuit in external clock mode 1 ### 17.3.4. Capture/compare channels Each Capture/Compare channel is built around a capture/compare register (including a shadow register), a input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control). The input stage samples the corresponding TIx input to generate a filtered signal TIxF. Then, an edge detector with polarity selection generates a signal (TIxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS). Figure 17-24 Capture/compare channel (example: channel 1 input stage) The output stage generates an intermediate waveform which is then used for reference of OCxRef (active high). The polarity acts at the end of the chain. Figure 17-25 Capture/compare channel 1 main circuit Figure 17-26 Output stage of capture/compare channel (channel 1) The capture/compare block is made of one preload register and one shadow register. Write and read always access the preload register. In capture mode, captures are actually done in the shadow register, which is copied into the preload register. In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter. #### 17.3.5. Input capture mode In Input capture mode, the Capture/Compare Registers (TIM3\_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCxIF flag (TIM3\_SR register) is set and an interrupt or a DMA request can be sent if they are enabled. If a capture occurs while the CCxIF flag was already high, then the over-capture flag CCxOF (TIM3\_SR register) is set. CCxIF can be cleared by software by writing it to 0 or by reading the captured data stored in the TIM3\_CCRx register. CCxOF is cleared when it is written with 0. The following example shows how to capture the counter value in TIM3\_CCR1 when TI1 input rises. To do this, use the following procedure: Select the active input: TIMx\_CCR1 must be linked to the TI1 input, so write the CC1S bits to 01 in the TIM3\_CCMR1 register. As soon as CC1S becomes different from 00, the channel is configured in input and the TIM3\_CCR1 register becomes read-only. - Program the appropriate input filter duration in relation with the signal connected to the timer (when the input is one of the TIx (ICxF bits in the TIM3\_CCMRx register). Let's imagine that, when toggling, the input signal is not stable during at must 5 internal clock cycles. We must program a filter duration longer than these 5 clock cycles. We can validate a transition on TI1 when 8 consecutive samples with the new level have been detected (sampled at fDTS frequency). Then write IC1F bits to 0011 in the TIM3\_CCMR1 register. - Select the edge of the active transition on the TI1 channel by writing the CC1P and CC1NP bits to 0 in the TIM3\_CCER register. - Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to 00 in the TIM3\_CCMR1 register). - Enable capture from the counter into the capture register by setting the CC1E bit in the TIM3\_CCER register. - If needed, enable the related interrupt request by setting the CC1IE bit in the TIM3\_DIER register, and/or the DMA request by setting the CC1DE bit in the TIM3\_DIER register. When an input capture occurs: - The TIM3\_CCR1 register gets the value of the counter on the active transition. - CC1IF flag is set (interrupt flag). CC1OF is also set if at least two consecutive captures occurred whereas the flag was not cleared. - An interrupt is generated depending on the CC1IE bit. - A DMA request is generated depending on the CC1DE bit. In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data. Note: IC interrupt and/or DMA requests can be generated by software by setting the corresponding CCxG bit in the TIM3\_EGR register. ### 17.3.6. PWM input mode This mode is a particular case of input capture mode. The procedure is the same except: - Two ICx signals are mapped on the same Tlx input. - The 2 ICx signals are active on edges with opposite polarity. - One of the two TIxFP signals is selected as trigger input and the slave mode controller is configured in reset mode. For example, one can measure the period (in TIM3\_CCR1 register) and the duty cycle (in TIM3\_CCR2 register) of the PWM applied on TI1 using the following procedure (depending on CK\_INT frequency and prescaler value): - Select the active input for TIM3\_CCR1: write the CC1S bits to 01 in the TIM3\_CCMR1 register (TI1 selected). - Select the active polarity for TI1FP1 (used both for capture in TIM3\_CCR1 and counter clear): write the CC1P to '0'(active on rising edge). - Select the active input for TIM3\_CCR2: write the CC2S bits to 10 in the TIM3\_CCMR1 register (TI1 selected). - Select the active polarity for TI1FP2 (used for capture in TIM3\_CCR2): write the CC2P bit to '1'(active on falling edge). - Select the valid trigger input: write the TS bits to 101 in the TIM3\_SMCR register (TI1FP1 selected). - Configure the slave mode controller in reset mode: write the SMS bits to 100 in the TIM3\_SMCR register. - Enable the captures: write the CC1E and CC2E bits to '1 in the TIM3 CCER register. Figure 17-27 PWM input mode timing #### 17.3.7. Force output mode In output mode (CCxS bits = 00 in the TIM3\_CCMRx register), each output compare signal (OCxREF and then OCx) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter. To force an output compare signal (OCxREF/OCx) to its active level, one just needs to write 101 in the OCxM bits in the corresponding TIM3\_CCMRx register. Thus OCxREF is forced high(OCxREF is always active high) and OCx get opposite value to CCxP polarity bit. Like, CCxP = 0 (OCx active high) = > OCx is forced to high level. OCxREF signal can be forced low by writing the OCxM bits to 100 in the TIM3\_CCMRx register. Anyway, the comparison between the TIM3\_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt and DMA requests can be sent accordingly. This is described in the Output Compare Mode section. #### 17.3.8. Output compare mode This function is used to control an output waveform or indicating when a period of time has elapsed. When a match is found between the capture/compare register and the counter, the output compare function: - Assigns the corresponding output pin to a programmable value defined by the output compare mode (OCxM bits in the TIM3\_CCMRx register) and the output polarity (CCxP bit in the TIM3\_CCER register). The output pin can keep its level (OCxM = 000), be set active (OCxM = 001), be set inactive (OCxM = 010) or can toggle (OCxM = 011) on match. - Sets a flag in the interrupt status register (CCxIF bit in the TIM3\_SR register). - Generates an interrupt if the corresponding interrupt mask is set (CCXIE bit in the TIM3\_DIER register). - Sends a DMA request if the corresponding enable bit is set (CCxDE bit in the TIM3\_DIER register, CCDS bit in the TIM3\_CR2 register for the DMA request selection). The TIM3\_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIM3\_CCMRx register. In output compare mode, the update event UEV has no effect on OCxREF and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One-pulse mode). #### Procedure: - 1. Select the counter clock (internal, external, prescaler). - 2. Write the desired data in the TIM3\_ARR and TIM3\_CCRx registers. - 3. Set the CCxIE bits if an interrupt request is to be generated. - 4. Select the output mode. For example: - > Flip the output pin of OCx when the counter is required to match CCRx, set OCxM = 011 - > Set OCxPE = 0 to disable preloaded registers. - Set CCxP = 0 to select polarity active high. - Set CcxE = 1 to enable outputs. - 5. Enable the counter by setting the CEN bit in the TIM3\_CR1 register. The TIM3\_CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE = 0, else TIM3\_CCRx shadow register is updated only at the next update event UEV). An example is given. Figure 17-28 Output compare mode, toggle on OC1 #### 17.3.9. PWM mode Pulse width modulation mode allows to generate a signal with a frequency determined by the value of the TIM3\_ARR register and a duty cycle determined by the value of the TIM3\_CCRx register. The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing 110 (PWM mode 1) or '111 (PWM mode 2) in the OCxM bits in the TIM3\_CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the TIM3\_CCMRx register, and eventually the auto-reload preload register (in upcounting or center-aligned modes) by setting the ARPE bit in the TIMx\_CR1 register. As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, all registers must be initialized by setting the UG bit in the TIM3\_EGR register. OCx polarity is software programmable using the CCxP bit in the TIMx\_CCER register. It can be programmed as active high or active low. OCx output is enabled by the CCxE, CCxNE, MOE, OSSI and OSSR bit in the TIM3\_CCER and TIM3\_BDTR register. Refer to the TIM3\_CCER register description for more details. In PWM mode (1 or 2), TIM3\_CNT and TIM3\_CCRx are always compared to determine whether TIM3\_CCRx≤TIM3\_CNT or TIM3\_CNT≤TIM3\_CCRx (depending on the direction of the counter). However, to comply with the OCREF\_CLR functionality, the OCREF signal is asserted only: - 1. When the result of the comparison changes. - 2. When the output compare mode (OCxM bits in TIM3\_CCMRx register) switches from the "frozen" configuration (no comparison, OCxM = '000) to one of the PWM modes (OCxM = '110 or '111). This forces the PWM by software while the timer is running. The timer is able to generate PWM in edge-aligned mode or center-aligned mode depending on the CMS bits in the TIM3\_CR1 register. #### PWM edge-aligned mode #### Upcounting configuration Upcounting is active when the DIR bit in the TIMx\_CR1 register is low. Refer to the following example of PWM Mode 1. The reference PWM signal OCxREF is high as long as TIM3\_CNT < TIM3\_CCRx else it becomes low. If the compare value in TIM3\_CCRx is greater than the auto-reload value (in TIM3\_ARR) then OCxREF is held at '1. If the compare value is 0 then OCxREF is held at '0. The following figure shows some edge-aligned PWM waveforms in an example where TIMx\_ARR = 8. Figure 17-29 Edge-aligned PWM waveforms (ARR = 8) ### **Downcounting configuration** Downcounting is active when DIR bit in TIMx CR1 register is high. In PWM mode 1, the reference signal OCxREF is low as long as TIM3\_CNT > TIM3\_CCRx else it becomes high. If the compare value in TIM3\_CCRx is greater than the auto-reload value in TIM3\_ARR, then ocxref is held at '1'. 0% PWM is not possible in this mode. #### PWM center-aligned mode Center-aligned mode is active when the CMS bits in TIM3\_CR1 register are different from '00 (all the remaining configurations having the same effect on the OCxREF/OCx signals). The compare flag is set when the counter counts up, when it counts down or both when it counts up and down depending on the CMS bits configuration. The direction bit (DIR) in the TIM3\_CR1 register is updated by hardware and must not be changed by software. Refer to the following example of the Center-aligned mode. - TIMx\_ARR = 8 - PWM mode is the PWM mode 1 - The flag is set when the counter counts down corresponding to the center-aligned mode 1 selected for CMS = 01 in TIM3\_CR1 register. Figure 17-30 Center-aligned PWM waveforms (ARR = 8) Hints on using center-aligned mode: - When starting in center-aligned mode, the current up-down configuration is used. It means that the counter counts up or down depending on the value written in the DIR bit in the TIM3\_CR1 register. Moreover, the DIR and CMS bits must not be changed at the same time by the software. - Writing to the counter while running in center-aligned mode is not recommended as it can lead to unexpected results. In particular: - The direction is not updated if a value greater than the auto-reload value is written in the counter (TIM3\_CNT > TIM3\_ARR). For example, if the counter was counting up, it continues to count up. - The direction is updated if 0 or the TIM3\_ARR value is written in the counter but no Update Event UEV is generated. - The safest way to use center-aligned mode is to generate an update by software (setting the UG bit in the TIM3\_EGR register) just before starting the counter and not to write the counter while it is running. ### 17.3.10. One-pulse mode One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay. Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. One-pulse mode is selected by setting the OPM bit in the TIM3\_CR1 register. This makes the counter stop automatically at the next update event UEV. A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be: - Upcounting: $CNT < CCRx \le ARR$ (in particular, 0 < CCRx), - Downcounting: CNT > CCRx. Figure 17-31 Example of one-pulse mode For example one may want to generate a positive pulse on OC1 with a length of tpluse and after a delay of tdelay as soon as a positive edge is detected on the TI2 input pin. Use TI2FP2 as trigger 1: - Map TI2FP2 on TI2 by writing CC2S = 01 in the TIM3\_CCMR1 register. - TI2FP2 must detect a rising edge, write CC2P = 0 in the TIM3\_CCER register. - Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS = 110 in the TIM3\_SMCR register. - TI2FP2 is used to start the counter by writing SMS to '110 in the TIM3\_SMCR register (trigger mode). The OPM waveform is defined by writing the compare registers (taking into account the clock frequency and the counter prescaler). ■ The t<sub>DELAY</sub> is defined by the value written in the TIM3\_CCR1 register. - The tpulse is defined by the difference between the auto-reload value and the compare value (TIM3\_ARR TIM3\_CCR1 + 1). - When the user to build a waveform with a transition from '0' to '1' when a compare match occurs and a transition from '1 to '0 when the counter reaches the auto-reload value. To do this PWM mode 2 must be enabled by writing OC1M = 111 in the TIM3\_CCMR1 register. Optionally the preload registers can be enabled by writing OC1PE = 1 in the TIM3\_CCMR1 register and ARPE in the TIM3\_CR1 register. In this case one has to write the compare value in the TIM3\_CCR1 register, the auto-reload value in the TIM3\_ARR register, generate an update by setting the UG bit and wait for external trigger event on TI2. CC1P is written to '0 in this example. In the example, the DIR and CMS bits in the TIM3\_CR1 register should be low. Since only 1 pulse (Single mode) is needed, a 1 must be written in the OPM bit in the TIM3\_CR1 register to stop the counter at the next update event (when the counter rolls over from the auto-reload value back to 0). #### Particular case: OCx fast enable In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay toleray. If one wants to output a waveform with the minimum delay, the OCxFE bit can be set in the TIM3\_CCMRx register. Then OCxRef (and OCx) are forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode. ## 17.3.11. Encoder interface mode To select Encoder Interface mode write SMS = '001 in the TIM3\_SMCR register if the counter is counting on TI2 edges only, SMS = 010 if it is counting on TI1 edges only and SMS = 011 if it is counting on both TI1 and TI2 edges. Select the TI1 and TI2 polarity by programming the CC1P and CC2P bits in the TIM3\_CCER register. When needed, the input filter can be programmed as well. The two inputs TI1 and TI2 are used to interface to an incremental encoder. Refer to Table73, The counter is clocked by each valid transition on TI1FP1 or TI2FP2 assuming that it is enabled (CEN bit in TIM3\_CR1 register written to '1). TI1 and TI2 after input filter and polarity selection, TI1FP1 = TI1 if not filtered and not inverted, TI2FP2 = TI2 if not filtered and not inverted. The sequence of transitions of the two inputs is evaluated and generates count pulses as well as the direction signal. Depending on the sequence the counter counts up or down, the DIR bit in the TIM3\_CR1 register is modified by hardware accordingly. The DIR bit is calculated at each transition on any input (TI1 or TI2), whatever the counter is counting on TI1 only, TI2 only or both TI1 and TI2. Encoder interface mode acts simply as an external clock with direction selection. This means that the counter just counts continuously between 0 and the auto-reload value in the TIM3\_ARR register (0 to ARR or ARR down to 0 depending on the direction). So the TIM3\_ARR must be configured before starting. In the same way, the capture, compare, prescaler, trigger output features continue to work as normal. In this mode, the counter is modified automatically following the speed and the direction of the incremental encoder and its content, therefore, always represents the encoder's position. The count direction correspond to the rotation direction of the connected sensor. The table summarizes the possible combinations, assuming TI1 and TI2 do not switch at the same time. | | 9 | | • | | | | |---------------|----------------------------------|----------|----------|---------------|----------|--| | A ativa a daa | Level on opposite signal | TI1FP1 | signal | TI2FP2 signal | | | | Active edge | (TI1FP1 for TI2, TI2FP2 for TI1) | Rising | Falling | Rising | Falling | | | Counting on | High | Down | Up | No count | No count | | | TI1 only | Low | Up | Down | No count | No count | | | Counting on | High | No count | No count | Up | Down | | | TI2 only | Low | No count | No count | Down | Up | | | Counting on | High | Up | Up | Up | Down | | | TI1 and TI2 | Low | Down | Down | Down | Up | | Table 17-1 Counting direction versus encoder signals An external incremental encoder can be connected directly to the MCU without external interface logic. However, comparators are normally be used to convert the encoder's differential outputs to digital signals. This greatly increases noise immunity. The third encoder output which indicate the mechanical zero position, may be connected to an external interrupt input and trigger a counter reset. Figure 18-32 gives an example of counter operation, showing count signal generation and direction control. It also shows how input jitter is compensated where both edges are selected. This might occur if the sensor is positioned near to one of the switching points. For this example we assume that the configuration is the following: - CC1S = 01 (TIM3\_CCMR1 register, TI1FP1 mapped on TI1) - CC2S = 01 (TIM3\_CCMR2 register, TI2FP2 mapped on TI2) - CC1P = 0, CC1NP = '0' (TIM3 CCER register, TI1FP1 noninverted, TI1FP1 = TI1) - CC2P = 0, CC2NP = '0' (TIM3\_CCER register, TI2FP2 noninverted, TI2FP2 = TI2) - SMS = 011 (TIM3\_SMCR register, both inputs are active on both rising and falling edges) - CEN = 1 (TIM3 CR1 register, Counter is enabled) Figure 17-32 Example of counter operation in encoder interface mode Figure 17-33 Example of encoder interface mode with TI1FP1 polarity inverted The timer, when configured in Encoder Interface mode provides information on the sensor's current position. Dynamic information can be obtained (speed, acceleration, deceleration) by measuring the period between two encoder events using a second timer configured in capture mode. The output of the encoder which indicates the mechanical zero can be used for this purpose. Depending on the time between two events, the counter can also be read at regular times. This can be done by latching the counter value into a third input capture register if available (then the capture signal must be periodic and can be generated by another timer). when available, it is also possible to read its value through a DMA request generated by a Real-Time clock. ## 17.3.12. Timer input XOR function The TI1S bit in the TIM1\_CR2 register, allows the input filter of channel 1 to be connected to the output of a XOR gate, combining the three input pins TIM3 CH1 to TIM3 CH3. The XOR output can be used with all the timer input functions such as trigger or input capture. An example of this feature used to interface Hall sensors. ## 17.3.13. Timers and external trigger synchronization The TIM3 Timers can be synchronized with an external trigger in several modes: Reset mode, Gated mode and Trigger mode. #### Slave mode: Reset mode The counter and its prescaler can be reinitialized in response to an event on a trigger input. Moreover, if the URS bit from the TIM3\_CR1 register is low, an update event UEV is generated. Then all the preloaded registers (TIM3\_ARR, TIM3\_CCRx) are updated. In the following example, the upcounter is cleared in response to a rising edge on TI1 input: - Configure the channel 1 to detect rising edges on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F = 0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S = 01 in the TIM3\_CCMR1 register. Write CC1P = 0 in TIM3\_CCER register to validate the polarity (and detect rising edges only). - Configure the timer in reset mode by writing SMS = 100 in TIM3\_SMCR register. Select TI1 as the input source by writing TS = 101 in TIM3\_SMCR register. - Start the counter by writing CEN = 1 in the TIM3\_CR1 register. The counter starts counting on the internal clock, then behaves normally until TI1 rising edge. When TI1 rises, the counter is cleared and restarts from 0. In the meantime, the trigger flag is set (TIF bit in the TIM3\_SR register) and an interrupt request, or a DMA request can be sent if enabled (depending on the TIE and TDE bits in TIM3\_DIER register). The following figure shows this behavior when the auto-reload register TIM3\_ARR = 0x36. The delay between the rising edge on TI1 and the actual reset of the counter is due to the resynchronization circuit on TI1 input. Figure 17-34 Control circuit in reset mode ### Slave mode: Gated mode The counter can be enabled depending on the level of a selected input. In the following example, the upcounter counts only when TI1 input is low: - Configure the channel 1 to detect low levels on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F = 0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S = 01 in TIM3\_CCMR1 register. Write CC1P = 1 in TIM3\_CCER register to validate the polarity (and detect low level only). - Configure the timer in gated mode by writing SMS = 101 in TIM3\_SMCR register. Select TI1 as the input source by writing TS = 101 in TIM3\_SMCR register. - Enable the counter by writing CEN = 1 in the TIM3\_CR1 register (in gated mode, the counter doesn't start if CEN = 0, whatever is the trigger input level). The counter starts counting on the internal clock as long as TI1 is low and stops as soon as TI1 becomes high. The TIF flag in the TIMx\_SR register is set both when the counter starts or stops. The delay between the rising edge on TI1 and the actual stop of the counter is due to the resynchronization circuit on TI1 input. Figure 17-35 Control circuit in gated mode ### Slave mode: Trigger mode The counter can start in response to an event on a selected input. In the following example, the upcounter starts in response to a rising edge on TI2 input: - Configure the channel 2 to detect rising edges on TI2. Configure the input filter duration (in this example, we do not need any filter, so we keep IC2F = 0000). The capture prescaler is not used for triggering, so it does not need to be configured. CC2S bits are selecting the input capture source only, CC2S = 01 in TIM3\_CCMR1 register. Write CC2P = 1 and CC2NP = 0 in TIM3\_CCER register to validate the polarity (and detect low level only). - Configure the timer in trigger mode by writing SMS = 110 in TIM3\_SMCR register. Select TI2 as the input source by writing TS = 110 in TIM3\_SMCR register. When a rising edge occurs on TI2, the counter starts counting on the internal clock and the TIF flag is set. The delay between the rising edge on TI2 and the actual start of the counter is due to the resynchronization circuit on TI2 input. Figure 17-36 Control circuit in trigger mode #### Slave mode: External Clock mode 2 + trigger mode The external clock mode 2 can be used in addition to another slave mode (except external clock mode 1 and encoder mode). In this case, the ETR signal is used as external clock input, and another input can be selected as trigger input when operating in reset mode, gated mode or trigger mode. It is recommended not to select ETR as TRGI through the TS bits of TIM3\_SMCR register. In the following example, the upcounter is incremented at each rising edge of the ETR signal as soon as a rising edge of TI1 occurs: 1. Configure the external trigger input circuit by programming the TIMx\_SMCR register as follows: - $\triangleright$ ETF = 0000: no filter - > ETPS = 00: prescaler disabled - ETP = 0: detection of rising edges on ETR and ECE = 1 to enable the external clock mode 2. - 2. Configure the channel 1 as follows, to detect rising edges on TI: - $\triangleright$ IC1F = 0000: no filter. - > The capture prescaler is not used for triggering and does not need to be configured. - > CC1S = 01 in TIM3\_CCMR1 register to select only the input capture source - CC1P = 0 in TIM3\_CCER register to validate the polarity (and detect rising edge only). - 3. Configure the timer in trigger mode by writing SMS = 110 in TIM3\_SMCR register. Select TI1 as the input source by writing TS = 101 in TIM3\_SMCR register. The delay between the rising edge of the ETR signal and the actual reset of the counter is due to the resynchronization circuit on ETRP input. Figure 17-37 Control circuit in external clock mode 2 + trigger mode ## 17.3.14. Timer synchronization The TIMx timers are linked together internally for timer synchronization or chaining. When one Timer is configured in Master Mode, it can reset, start, stop or clock the counter of another Timer configured in Slave Mode. The following figure presents an overview of the trigger selection and the master mode selection blocks. ### Using one timer as prescaler for another Figure 17-38 Master/Slave timer example For example, Timer 1 can be configured to act as a prescaler for Timer 3. To do this: - Configure Timer 1 in master mode so that it outputs a periodic trigger signal on each update event UEV. If MMS = 010 is written in the TIM1\_CR2 register, a rising edge is output on TRGO1 each time an update event is generated. - To connect the TRGO1 output of Timer 1 to Timer 3, Timer 3 must be configured in slave mode using ITR1 as internal trigger. This is selected through the TS bits in the TIM3\_SMCR register (writing TS = 000). - Then the Timer3's slave mode controller should be configured in external clock mode 1 (write SMS = 111 in the TIM3\_SMCR register). This causes Timer 3 to be clocked by the rising edge of the periodic Timer 1 trigger signal (which correspond to the timer 1 counter overflow). - Finally both timers must be enabled by setting their respective CEN bits within their respective TIMx\_CR1 registers. Make sure to enable Timer3 before enabling Timer1. Note: If OCx is selected on Timer 1 as trigger output (MMS = 1xx), its rising edge is used to clock the counter of timer 2. #### Using one timer to enable another timer In this example, we control the enable of Timer 3 with the output compare 1 of Timer 1. Refer to above Figure for connections. Timer 3 counts on the divided internal clock only when OC1REF of Timer 1 is high. Both counter clock frequencies are divided by 3 by the prescaler compared to CK\_INT (fck\_CNT = fck\_INT/3). - Configure Timer 1 master mode to enable the slave timer(MMS = 100 in the TIM1\_CR2 register). - Configure the Timer 1 OC1REF waveform (TIM1\_CCMR1 register). - Configure Timer 3 to get the input trigger from Timer 1 (TS = 000 in the TIM3\_SMCR register). - Configure Timer 3 in gated mode (SMS = 101 in TIM3\_SMCR register). - Enable Timer 3 by writing '1 in the CEN bit (TIM3\_CR1 register). - Start Timer 1 by writing '1 in the CEN bit (TIM1 CR1 register). Note: The counter 3 clock is not synchronized with counter 1, this mode only affects the Timer 3 counter enable signal. Figure 17-39 Gating timer 3 with OC1REF of timer 1 In the example in figure xx, the Timer 3 counter and prescaler are not initialized before being started. So they start counting from their current value. It is possible to start from a given value by resetting both timers before starting Timer 1. Then any value can be written in the timer counters. The timers can easily be reset by software using the UG bit in the TIMx\_EGR registers. In the next example, we synchronize Timer 1 and Timer 3. Timer 1 is the master and starts from 0. Timer 3 is the slave and starts from 0xE7. The prescaler ratio is the same for both timers. Timer 3 stops when Timer 1 is disabled by writing '0 to the CEN bit in the TIM1\_CR1 register: - Configure Timer 1 master mode to send its Counter Enable signal (CNT\_EN) as a trigger output (MMS = 001 in the TIM1\_CR2 register). - Configure the Timer 1 OC1REF waveform (TIM1\_CCMR1 register). - Configure Timer 3 to get the input trigger from Timer 1 (TS = 000 in the TIM3\_SMCR register). - Configure Timer 3 in gated mode (SMS = 101 in TIM3\_SMCR register). - Reset Timer 1 by writing '1 in UG bit (TIM1\_EGR register). - Reset Timer 3 by writing '1 in UG bit (TIM3\_EGR register). - Initialize Timer 3 to 0xE7 by writing '0xE7' in the timer 3 counter (TIM3\_CNT). - Enable Timer 3 by writing '1 in the CEN bit (TIM3 CR1 register). - Start Timer 1 by writing '1 in the CEN bit (TIM1 CR1 register). - Stop Timer 1 by writing '0 in the CEN bit (TIM1\_CR1 register). Figure 17-40 Gating timer 3 with Enable of timer 1 #### Using one timer to start another timer In this example, we set the enable of Timer 3 with the update event of Timer 1. Refer to Figure 132 for connections. Timer 3 starts counting from its current value (which can be nonzero) on the divided internal clock as soon as the update event is generated by Timer 1. When Timer 3 receives the trigger signal its CEN bit is automatically set and the counter counts until we write '0' to the CEN bit in the TIM3\_CR1 register. Both counter clock frequencies are divided by 3 by the prescaler compared to CK\_INT (fck\_cnt = fck\_int/3). - Configure Timer 1 master mode to send its Update Event (UEV) as trigger output (MMS = 010 in the TIM1 CR2 register). - Configure the Timer 1 period (TIM1\_ARR registers). - Configure Timer 3 to get the input trigger from Timer 1 (TS = 000 in the TIM3\_SMCR register). - Configure Timer 3 in trigger mode (SMS = 110 in TIM3\_SMCR register). - Start Timer 1 by writing '1 in the CEN bit (TIM1\_CR1 register). Figure 17-41 Triggering timer 3 with update of timer 1 As in the previous example, both counters can be initialized before starting counting. The following Figure shows the behavior with the same configuration as in the previous Figure but in trigger mode instead of gated mode (SMS = 110 in the TIM3\_SMCR register). Figure 17-42 Triggering timer 3 with Enable of timer 1 ### Use one timer as a prescaler for another In this example, we set the enable of timer 1 when its TI1 input rises, and the enable of Timer 3 with the enable of Timer 1. Refer to Figure 132 for connections. To ensure the counters are aligned, Timer 1 must be configured in Master/Slave mode (slave with respect to TI1, master with respect to Timer 3): - Configure Timer 1 master mode to send its Enable as trigger output (MMS = 001 in the TIM1\_CR2 register). - Configure Timer 1 slave mode to get the input trigger from TI1 (TS = 100 in the TIM1\_SMCR register). - Configure Timer 1 in trigger mode (SMS = 110 in the TIM1\_SMCR register). - Configure the Timer 1 in Master/Slave mode by writing MSM = 1 (TIM1\_SMCR register). - Configure Timer 3 to get the input trigger from Timer 1 (TS = 000 in the TIM3\_SMCR register). - Configure Timer 3 in trigger mode (SMS = 110 in the TIM3\_SMCR register). When a rising edge occurs on TI1 (Timer 1), both counters starts counting synchronously on the internal clock and both TIF flags are set. Note: In this example both timers are initialized before starting (by setting their respective UG bits). Both counters starts from 0, but an offset can easily be inserted between them by writing any of the counter registers (TIMx\_CNT). One can see that the master/slave mode insert a delay between CNT\_EN and CK\_PSC on timer1. ## 17.3.15. Debug mode When the microcontroller enters debug mode, the TIM3 counter either continues to work normally or stops, depending on DBG\_TIMx\_STOP configuration bit in DBGMCU module. ## 17.4. TIM3 registers ## 17.4.1. TIM3 control register 1 (TIM3\_CR1) Address offset: 0x00 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|----------|-----|-----|-------|-----|-----|-----|------|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | Res | Res | Res | CKD | CKD[1:0] | | CMS | [1:0] | DIR | OPM | URS | UDIS | CEN | | - | - | - | - | - | - | R' | RW | | R' | W | RW | RW | RW | RW | RW | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | Reserved | | | | | 9:8 | CKD[1:0] | RW | 00 | Clock division This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and sampling clock used by the digital filters (ETR, TIx) 00: tDTS = tCK_INT 01: tDTS = 2 x tCK_INT 10: tDTS = 4 x tCK_INT 11: Reserved | | 7 | ARPE | RW | 0 | Auto-reload preload enable 0: TIM3_ARR register is not buffered 1: TIM3_ARR register is buffered | | 6:5 | CMS[1:0] | RW | 00 | Center-aligned mode selection 00: Edge-aligned mode. The counter counts up or down depending on the direction bit(DIR). 01: Center-aligned mode 1. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS = 00 in TIM3_CCMRx register) are set only when the counter is counting down. 10: Center-aligned mode 2. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS = 00 in TIM3_CCMRx register) are set only when the counter is counting up. | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 11: Center-aligned mode 3. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS = 00 in TIM3_CCMRx register) are set both when the counter is counting up or down. Note: It is not allowed to switch from edge-aligned mode to center-aligned mode as long as the counter is enabled (CEN = 1) | | 4 | DIR | RW | 0 | Direction 0: Counter used as upcounter 1: Counter used as downcounter Note: This bit is read only when the timer is configured in Center-aligned mode or Encoder mode. | | 3 | ОРМ | RW | 0 | One-pulse mode 0: Counter is not stopped at update event 1: Counter stops counting at the next update event (clearing the bit CEN) | | 2 | URS | RW | 0 | Update request source This bit is set and cleared by software to select the UEV event sources. 0: Any of the following events generate an update interrupt or DMA request if enabled. These events can be: - Counter overflow/underflow - Setting the UG bit - Update generation through the slave mode controller 1: Only counter overflow/underflow generates an update interrupt or DMA request if enabled. | | 1 | UDIS | RW | 0 | Update disable This bit is set and cleared by software to enable/disable UEV event generation. 0: UEV enabled. The Update (UEV) event is generated by one of the following events: - Counter overflow/underflow - Setting the UG bit - Update generation through the slave mode controller Buffered registers are then loaded with their preload values. 1: UEV disabled. The Update event is not generated, shadow registers keep their value (ARR, PSC, CCRx). However the counter and the prescaler are reinitialized if the UG bit is set or if a hardware reset is received from the slave mode controller. | | 0 | CEN | RW | 0 | Counter enable 0: Counter disabled 1: Counter enabled Note: External clock, gated mode and encoder mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware. | ## 17.4.2. TIM3 control register 2 (TIM3\_CR2) Address offset: 0x04 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|------|-----|----------|-----|------|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res TI1S | N | MMS[2:0] | | CCDS | Res | Res | Res | | - | - | - | - | - | - | - | - | RW | RW | RW | RW | RW | - | - | - | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-------------------------------------------------------------| | 31: 8 | Reserved | | 0 | Reserved, must be kept at reset value. | | 7 | TI1S | RW | 0 | TI1 selection 0: The TIM3_CH1 pin is connected to TI1 input | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 1: The TIM3_CH1, CH2 and CH3 pins are connected to the TI1 input (XOR combination) | | 6:4 | MMS[2:0] | RW | 000 | Master mode selection These bits allow to select the information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows: 000: Reset - the UG bit from the TIMx_EGR register is used as trigger output (TRGO). If the reset is generated by the trigger input (slave mode controller configured in reset mode) then the signal on TRGO is delayed compared to the actual reset. 001: Enable - the Counter enable signal, CNT_EN, is used as trigger output (TRGO). It is useful to start several timers at the same time or to control a window in which a slave timer is enabled. The Counter Enable signal is generated by a logic OR between CEN control bit and the trigger input when configured in gated mode. When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO, except if the master/slave mode is selected (see the MSM bit description in TIM3_SMCR register). 010: Update - The update event is selected as trigger output (TRGO). For instance a master timer can then be used as a prescaler for a slave timer. 011: Compare Pulse - The trigger output send a positive pulse when the CC1IF flag is to be set (even if it was already high), as soon as a capture or a compare match occurred.(TRGO) 100: Compare - OC1REF signal is used as trigger output (TRGO) 101: Compare - OC2REF signal is used as trigger output (TRGO) 110: Compare - OC3REF signal is used as trigger output (TRGO) | | 3 | CCDS | RW | 0 | Capture/compare DMA selection 0: CCx DMA request sent when CCx event occurs | | 2.0 | Doggvod | | 0 | 1: CCx DMA requests sent when update event occurs | | 2:0 | Reseved | - | 0 | Reserved, must be kept at reset value. | # 17.4.3. TIM3 slave mode control register (TIM3\_SMCR) Address offset: 0x08 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|---------|-----|------|----------|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Re | es | Res | | | MSM | | TS[2:0] | | occs | SMS[2:0] | | ] | | | | | | | | | | | RW | | RW | | RW | | RW | | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | | | | | 7 | MSM | | | Master/Slave mode 0: No action 1: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event. | | 6:4 | TS[2:0] | | | Trigger selection This bit-field selects the trigger input to be used to synchronize the counter. 000: Internal Trigger 0 (ITR0). | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 001: Internal Trigger 1 (ITR1). 010: Internal Trigger 2 (ITR2). 011: Internal Trigger 3 (ITR3). 100: TI1 Edge Detector (TI1F_ED) 101: Filtered Timer Input 1 (TI1FP1) 110: Filtered Timer Input 2 (TI2FP2) 111: Reserved Note: These bits must be changed only when they are not used to avoid wrong edge detections at the transition. | | 3 | occs | | | OCREF clear selection. This bit is used to select the OCREF clear source. 0:OCREF_CLR_INT is connected to the OCREF_CLR input 1: OCREF_CLR_INT is connected to ETRF | | 2:0 | SMS[2:0] | | | Slave mode selection When external signals are selected the active edge of the trigger signal (TRGI) is linked to thepolarity selected on the external input (see Input Control register and Control Register description. 000: Slave mode disabled - if CEN = '1 then the prescaler is clocked directly by the internal clock. 001: Encoder mode 1 - Counter counts up/down on TI2FP2 edge depending on TI1FP1 level. 010: Encoder mode 2 - Counter counts up/down on TI1FP1 edge depending on TI2FP2 level. 011: Encoder mode 3 - Counter counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input. 100: Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers. 101: Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled. 110: Trigger Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled. 111: External Clock Mode 1 - Rising edges of the selected trigger (TRGI) clock the counter. Note: The gated mode must not be used if TI1F_ED is selected as the trigger input (TS = 100). Indeed, TI1F_ED outputs 1 pulse for each transition on TI1F, whereas the gated mode checks the level of the trigger signal. | Table 17-2 TIM3 internal trigger connection | Slave TIM | ITR0(TS = 000) | ITR1(TS = 001) | ITR2(TS = 010) | ITR3(TS = 011) | |-----------|----------------|----------------|----------------|----------------| | TIM3 | TIM1 | Reserved | Reserved | TIM14 OC1 | # 17.4.4. TIM3 DMA/Interrupt enable register (TIM3\_DIER) Address offset: 0x0C | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|------|------|------|------|-----|----|----|----|------|------|------|-------|-----| | Re | Re | Re | Res | Res | Res | Res | Res | Re | Re | Re | Res | Res | Res | R | Res | | S | S | s | | | | | | S | s | s | | | | es | | | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | TD | Re | CC4D | CC3D | CC2D | CC1D | UD | Re | TI | Re | CC4I | CC3I | CC2I | CC1IE | U | | S | E | S | E | E | Е | E | Е | s | E | s | Е | Е | E | | I | | | | | | | | | | | | | | | | | E | | - | RW | - | RW | RW | RW | RW | RW | - | R | - | RW | RW | RW | RW | R | | | | | | | | | | | W | | | | | | W | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------| | 31:15 | Reserved | | | Reserved, must be kept at reset value. | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|---------------------------------------------| | | | | | TDE: Trigger DMA request enable | | 14 | TDE | RW | 0 | 0: Trigger DMA request disabled. | | | | | | 1: Trigger DMA request enabled. | | 13 | Reserved | - | 0 | Reserved, must be kept at reset value. | | | | | | CC4DE: Capture/Compare 4 DMA request enable | | 12 | CC4DE | RW | 0 | 0: CC4 DMA request disabled. | | | | | | 1: CC4 DMA request enabled. | | | | | | CC3DE: Capture/Compare 3 DMA request enable | | 11 | CC3DE | RW | 0 | 0: CC3 DMA request disabled. | | | | | | 1: CC3 DMA request enabled. | | | | | | CC2DE: Capture/Compare 2 DMA request enable | | 10 | CC2DE | RW | 0 | 0: CC2 DMA request disabled. | | | | | | 1: CC2 DMA request enabled. | | | | | | CC1DE: Capture/Compare 1 DMA request enable | | 9 | CC1DE | RW | 0 | 0: CC1 DMA request disabled. | | | | | | 1: CC1 DMA request enabled. | | | | | | UDE: Update DMA request enable | | 8 | UDE | RW | 0 | 0: Update DMA request disabled. | | | | | | 1: Update DMA request enabled. | | 7 | Reserved | - | 0 | Reserved, must be kept at reset value. | | | | | | TIE: Trigger interrupt enable | | 6 | TIE | RW | 0 | 0: Trigger interrupt disabled. | | | | | | 1: Trigger interrupt enabled. | | 5 | Reserved | - | 0 | Reserved, must be kept at reset value. | | | | | | CC4IE: Capture/Compare 4 interrupt enable | | 4 | CC4IE | RW | 0 | 0: CC4 interrupt disabled. | | | | | | 1: CC4 interrupt enabled. | | | | | | CC3IE: Capture/Compare 3 interrupt enable | | 3 | CC3IE | RW | 0 | 0: CC3 interrupt disabled | | | | | | 1: CC3 interrupt enabled | | | | | | CC2IE: Capture/Compare 2 interrupt enable | | 2 | CC2IE | RW | 0 | 0: CC2 interrupt disabled | | | | | | 1: CC2 interrupt enabled | | | | | | CC1IE: Capture/Compare 1 interrupt enable | | 1 | CC1IE | RW | 0 | 0: CC1 interrupt disabled | | | | | | 1: CC1 interrupt enabled | | | | | | UIE: Update interrupt enable | | 0 | UIE | RW | 0 | 0: Update interrupt disabled | | | | | | 1: Update interrupt enabled | ## 17.4.5. TIM3 status register (TIM3\_SR) Address offset: 0x010 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|------|------|------|------|----|----|-----|----|------|------|------|-------|-----| | Re | Re | Re | Res | Res | Res | Res | Re | Re | Res | Re | Res | Res | Res | Re | Res | | S | S | S | | | | | S | S | | S | | | | S | | | - | - | - | 1 | - | - | - | - | - | - | - | - | - | - | - | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | Re | Re | CC4 | CC3 | CC2 | CC1 | Re | Re | TIF | Re | CC4I | CC3I | CC2I | CC1IF | UIF | | S | S | S | OF | OF | OF | OF | s | s | | s | F | F | F | | | | - | - | - | Rc_w | Rc_w | Rc_w | Rc_w | - | - | Rc_ | - | Rc_ | Rc_ | Rc_ | Rc_w | Rc_ | | | | | 0 | 0 | 0 | 0 | | | w0 | | w0 | w0 | w0 | 0 | w0 | | Bit | Name | R/W | Reset<br>Value | Function | |-------|----------|-------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 31:13 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 12 | CC4OF | Rc_w0 | 0 | Capture/Compare 4 overcapture flag Refer to CC1OF description | | 11 | CC3OF | Rc_w0 | 0 | Capture/Compare 3 overcapture flag Refer to CC1OF description | | 10 | CC2OF | Rc_w0 | 0 | Capture/compare 2 overcapture flag Refer to CC1OF description | | 9 | CC10F | Rc_w0 | 0 | This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to 0. | | Bit | Name | R/W | Reset<br>Value | Function | |-----|-------|-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 0: No overcapture has been detected 1: The counter value has been captured in TIM3_CCR1 register while CC1IF flag was already set | | 8:7 | Res | - | 0 | Reserved, must be kept at reset value. | | 6 | TIF | Rc_w0 | 0 | Trigger interrupt flag This flag is set by hardware on trigger event (active edge detected on TRGI input when the slave mode controller is enabled in all modes but gated mode. It is set when the counter starts or stops when gated mode is selected). It is cleared by software. 0: No trigger event occurred 1: Trigger interrupt pending | | 5 | Res | - | 0 | Reserved, must be kept at reset value. | | 4 | CC4IF | Rc_w0 | 0 | Capture/Compare 4 interrupt flag Refer to CC1IF description | | 3 | CC3IF | Rc_w0 | 0 | Capture/Compare 3 interrupt flag Refer to CC1IF description | | 2 | CC2IF | Rc_w0 | 0 | Capture/Compare 2 interrupt flag Refer to CC1IF description | | 1 | CC1IF | Rc_w0 | 0 | Capture/compare 1 interrupt flag If channel CC1 is configured as output: This flag is set by hardware when the counter matches the compare value, with some exception in center-aligned mode (refer to the CMS bits in the TIMx_CR1 register description). It is cleared by software. 0: No match 1: The content of the counter TIM3_CNT matches the content of the TIM3_CCR1 register. If channel CC1 is configured as input: This bit is set by hardware on a capture. It is cleared by software or by reading the TIM3_CCR1 register. 0: No input capture occurred 1: The counter value has been captured in TIM3_CCR1 register (An edge has been detected on IC1 which matches the selected polarity) | | 0 | UIF | Rc_w0 | 0 | Update interrupt flag This bit is set by hardware on an update event. It is cleared by software. 0: No update occurred. 1: Update interrupt pending. This bit is set by hardware when the registers are updated: - At overflow or underflow and if UDIS = 0 in the TIM3_CR1 register. - When CNT is reinitialized by software using the UG bit in TIM3_EGR register, if URS = 0 andUDIS = 0 in the TIM3_CR1 register. - When CNT is reinitialized by a trigger event (refer to the slave mode control register(TIM3_SMCR) description), if URS = 0 and UDIS = 0 in the TIM3_CR1 register. | # 17.4.6. TIM3 event generation register (TIM3\_EGR) Address offset: 0x14 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|-----------------|----------------|-----------------|-----------|-----------|------------------|-----------|----------------| | Res | - | - | - | - | - | - | - | - | - | - | | | - | - | - | - | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>Res | 8<br>Res | <b>7</b><br>Res | <b>6</b><br>TG | <b>5</b><br>Res | 4<br>CC4G | 3<br>CC3G | <b>2</b><br>CC2G | 1<br>CC1G | <b>0</b><br>UG | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------------------------------------| | 31:8 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 7 | Reserved | - | 0 | Reserved, must be kept at reset value. | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | TG | W | 0 | Trigger generation This bit is set by software in order to generate an event, it is automatically cleared by hardware. 0: No action 1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled. | | 5 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 4 | CC4G | W | 0 | Capture/compare 4 generation Refer to CC1G description | | 3 | CC3G | W | 0 | Capture/compare 3 generation Refer to CC1G description | | 2 | CC2G | W | 0 | Capture/compare 2 generation Refer to CC1G description | | 1 | CC1G | W | 0 | Capture/compare 1 generation This bit is set by software in order to generate an event, it is automatically cleared by hardware. 0: No action 1: A capture/compare event is generated on channel 1: If channel CC1 is configured as output: CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled. If channel CC1 is configured as input: The current value of the counter is captured in TIMx_CCR1 register. The CC1IF flag is set, the corresponding interrupt or DMA request is sent if enabled. The CC1OF flag is set if the CC1IF flag was already high. | | 0 | UG | W | 0 | Update generation This bit can be set by software, it is automatically cleared by hardware. 0: No action 1: Re-initialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected). The counter is cleared if the center-aligned mode is selected or if DIR = 0 (upcounting), else it takes the auto-reload value (TIM3_ARR) if DIR = 1 (downcounting). | # 17.4.7. TIM3 capture/compare mode register 1 (TIM3\_CCMR1) Address offset: 0x18 **Reset value:** 0x0000 0000 ### Output compare mode: | | • | | • | | | | | | | | | | | | | |-----------|--------|-------|-----|-----------|-----------|-----|-------|-----------|--------|-------|-----|-----------|-----------|-----|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Res | Re | Re | Re | Res | Res | Re | Re | Res | Re | Re | Re | Res | Res | Res | R | | | S | S | S | | | S | s | | s | S | S | | | | es | | - | - | - | , | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OC2C<br>E | 00 | C2M[2 | :0] | OC2P<br>E | CO2F<br>E | CC2 | S[1:0 | OC1C<br>E | 0 | C1M[2 | :0] | OC1P<br>E | OC1F<br>E | CC1 | S[1:0] | | | IC2F[3 | 3:0] | | IC2PS | C[1:0] | - | J | | IC1F[3 | 3:0] | | IC1PS | SC[1:0] | | | | RW | R | R | R | RW | RW | R | R | RW | R | R | R | RW | RW | R | RW | | | W | W | W | | | W | W | | W | W | W | | | W | | ## Output compare mode | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | - | | Reserved, must be kept at reset value. | | 15 | OC2CE | RW | 0 | Output compare 2 clear enable | | 14:12 | OC2M[2:0] | RW | 000 | Output compare 2 mode | | 11 | OC2PE | RW | 0 | Output compare 2 preload enable | | 10 | OC2FE | RW | 0 | Output compare 2 fast enable | | 9:8 | CC2S[1:0] | RW | 00 | Capture/Compare 2 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC2 channel is configured as output 01: CC2 channel is configured as input, IC2 is mapped on TI2 | | Bit | Name | R/W | Reset Value | Function | |-----|-----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 10: CC2 channel is configured as input, IC2 is mapped on TI1 11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through the TS bit (TIMx_SMCR register) Note: CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIM3_CCER). Output Compare 1 Clear Enable | | 7 | OC1CE | RW | 0 | O: OC1REF is not affected by the ETRF input C1REF is cleared as soon as a High level is detected on ETRF input | | 6:4 | OC1M[2:0] | RW | 00 | Output compare 1 mode These bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits. 000: Frozen - The comparison between the output compare register TIM3_CCR1 and the counter TIM3_CNT has no effect on the outputs. 001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1). 010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).011: Toggle - OC1REF toggles when TIM3_CNT = TIM3_CCR1. 100: Force inactive level - OC1REF is forced low. 101: Force active level - OC1REF is forced high. 110: PWM mode 1 - In upcounting, channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else inactive. In downcounting, channel 1 is inactive (OC1REF = 1). 111: PWM mode 2 - In upcounting, channel 1 is inactive as long as TIMx_CNT < TIMx_CCR1 else active (OC1REF = 1). 111: PWM mode 2 - In upcounting, channel 1 is inactive as long as TIMx_CNT < TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT > TIMx_CCR1 else inactive. Note: 1: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S = 00 (the channel is configured in output). 2: In PWM mode 1 or 2, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from "frozen" mode to "PWM" mode. | | 3 | OC1PE | RW | 0 | Output compare 1 preload enable 0: Preload register on TIM3_CCR1 disabled. TIM3_CCR1 can be written at anytime, the new value is taken in account immediately. 1: Preload register on TIM3_CCR1 enabled. Read/Write operations access the preload register. TIM3_CCR1 pre- load value is loaded in the active register at each update event. Note: 1: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S = 00 (the channel is configured in out- put). 2: Only in one pulse mode, PWM mode can be used with- out confirming the preload register, otheRWise its behav- ior is undefined. | | 2 | OC1FE | RW | 0 | Output compare 1 fast enable This bit is used to accelerate the effect of an event on the trigger in input on the CC output. O: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles. 1: An active edge on the trigger input acts like a compare match on CC1 output. Then, OC is set to the compare | | Bit | Name | R/W | Reset Value | Function | |-----|-----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | level independently from the result of the comparison. De-<br>lay to sample the trigger input and to activate CC1 output<br>is reduced to 3 clock cycles. OCFE acts only if the chan-<br>nel is configured in PWM1 or PWM2 mode. | | 1:0 | CC1S[1:0] | RW | 00 | Capture/Compare 1 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC1 channel is configured as output. 01: CC1 channel is configured as input, IC1 is mapped on TI1. 10: CC1 channel is configured as input, IC1 is mapped on TI2. 11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register) Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIM3_CCER). | ## **Input Capture mode:** | D:4 | Nome | | Reset Value | Eurotian | |-------|------------------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | R/W | Reset value | Function | | 31:16 | Reserved<br>IF2F | RW | 0000 | Reserved, must be kept at reset value. | | 15:12 | | | 0000 | Input capture 2 filter | | 11:10 | IC2PSC[1:0] | RW | 00 | Input capture 2 prescaler | | 9:8 | CC2S[1:0] | RW | 0 | Capture/compare 2 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC2 channel is configured as output. 01: CC2 channel is configured as input, IC2 is mapped on TI2. 10: CC2 channel is configured as input, IC2 is mapped on TI1. 11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIM3_SMCR register) Note: CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIM3_CCER). | | 7:4 | IC1F[3:0] | RW | 0000 | Input capture 1 filter This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output: 0000: No filter, sampling is done at fDTS 0001: fSAMPLING = fCK_INT, N = 2 0010: fSAMPLING = fCK_INT, N = 4 0011: fSAMPLING = fCK_INT, N = 8 0100: fSAMPLING = fDTS / 2, N = 6 0101: fSAMPLING = fDTS / 2, N = 8 0110: fSAMPLING = fDTS / 4, N = 6 0111: fSAMPLING = fDTS / 4, N = 8 1000: fSAMPLING = fDTS / 8, N = 8 1001: fSAMPLING = fDTS / 8, N = 8 1010: fSAMPLING = fDTS / 16, N = 5 1011: fSAMPLING = fDTS / 16, N = 6 1100: fSAMPLING = fDTS / 16, N = 8 1101: fSAMPLING = fDTS / 32, N = 5 1110: fSAMPLING = fDTS / 32, N = 6 1111: fSAMPLING = fDTS / 32, N = 6 | | 3:2 | IC1PSC[1:0] | RW | 00 | Input capture 1 prescaler This bit-field defines the ratio of the prescaler acting on CC1 input (IC1). The prescaler is reset as soon as CC1E = 0 (TIM1_CCER register). 00: no prescaler, capture is done each time an edge is detected on the capture input 01: capture is done once every 2 events 10: capture is done once every 4 events 11: capture is done once every 8 events Capture/Compare 1 selection | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|-------------------------------------------------------------| | | | | | This bit-field defines the direction of the channel (in- | | | | | | put/output) as well as the used input. | | | | | | 00: CC1 channel is configured as output | | | | | | 01: CC1 channel is configured as input, IC1 is mapped on | | | | | | TI1 | | | | | | 10: CC1 channel is configured as input, IC1 is mapped on | | | | | | TI2 | | | | | | 11: CC1 channel is configured as input, IC1 is mapped on | | | | | | TRC. This mode is working only if an internal trigger input | | | | | | is selected through TS bit (TIM3_SMCR register) | | | | | | Note: CC1S bits are writable only when the channel is | | | | | | OFF (CC1E = 0 in TIMx_CCER). | ## 17.4.8. TIM3 capture/compare mode register 2 (TIM3\_CCMR2) Address offset: 0x1C Reset value: 0x0000 0000 Output compare mode: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|--------|-------|-----|-------|--------|-----|-------|------|--------|--------|-----|-------|---------|-----|-------| | Res | Re | Re | Re | Res | Res | Re | Re | Res | Re | Re | Re | Res | Res | Res | Re | | | s | s | S | | | s | s | | s | S | S | | | | S | | - | - | - | - | | - | - | - | - | - | - | | - | - | | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OC4C | 00 | C4M[2 | :0] | OC4P | CO4F | 004 | 014.0 | OC3C | 00 | C3M[2: | :0] | OC3P | OC3F | 000 | 014.0 | | E | | | | Е | Е | CC4 | S[1:0 | E | | | | Е | E | CCS | S[1:0 | | | IC4F[3 | 3:0] | | IC4PS | C[1:0] | ] . | J | | IC3F[3 | 3:0] | | IC3PS | SC[1:0] | - | J | | RW | R | R | R | RW | RW | R | R | RW | R | R | R | RW | RW | R | RW | | 1 | 14/ | 14/ | 14/ | | | 14/ | 14/ | | 14/ | 14/ | 14/ | | | 14/ | | ## Output compare mode | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | - | | Reserved, must be kept at reset value. | | 15 | OC4CE | RW | 0 | Output compare 4 clear enable | | 14:12 | OC4M[2:0] | RW | 000 | Output compare 4 mode | | 11 | OC4PE | RW | 0 | Output compare 4 preload enable | | 10 | OC4FE | RW | 0 | Output compare 4 fast enable | | 9:8 | CC4S[1:0] | RW | 00 | Capture/Compare 4 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC4 channel is configured as output 01: CC4 channel is configured as input, IC4 is mapped on TI4 10: CC4 channel is configured as input, IC4 is mapped on TI3 11: CC4 channel is configured as input, IC4 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register) Note: CC4S bits are writable only when the channel is OFF (CC4E = 0 in TIM1_CCER). | | 7 | OC3CE | RW | 0 | Output compare 3 clear enable | | 6:4 | OC3M[2:0] | RW | 00 | Output compare 3 mode | | 3 | OC3PE | RW | 0 | Output compare 3 preload enable | | 2 | OC3FE | RW | 0 | Output compare 3 fast enable | | 1:0 | CC3S[1:0] | RW | 00 | Capture/Compare 3 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC3 channel is configured as output 01: CC3 channel is configured as input, IC3 is mapped on TI3 10: CC3 channel is configured as input, IC3 is mapped on TI4 11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register) Note: CC3S bits are writable only when the channel is OFF (CC3E = 0 in TIMx_CCER). | ## Input Capture mode: | Bit | Name | R/W | Reset Value | Function | |-------|-------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | - | | Reserved, must be kept at reset value. | | 15:12 | IF4F | RW | 0000 | Input capture 4 filter | | 11:10 | IC4PSC[1:0] | RW | 00 | Input capture 4 prescaler | | 9:8 | CC4S[1:0] | RW | 0 | Capture/Compare 4 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC4 channel is configured as output 01: CC4 channel is configured as input, IC4 is mapped on TI4 10: CC4 channel is configured as input, IC4 is mapped on TI3 11: CC4 channel is configured as input, IC4 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIM3_SMCR register) Note: CC4S bits are writable only when the channel is OFF (CC4E = 0 in TIMx_CCER). | | 7:4 | IC3F[3:0] | RW | 0000 | Input capture 3 filter This bit-field defines the frequency used to sample TI3 input and the length of the digital filter applied to TI3. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output: 0000: No filter, sampling is done at fDTS 0001: fSAMPLING = fCK_INT, N = 2 0010: fSAMPLING = fCK_INT, N = 4 0011: fSAMPLING = fCK_INT, N = 8 0100: fSAMPLING = fDTS / 2, N = 6 0101: fSAMPLING = fDTS / 2, N = 8 0110: fSAMPLING = fDTS / 4, N = 8 1000: fSAMPLING = fDTS / 4, N = 8 1000: fSAMPLING = fDTS / 8, N = 8 1010: fSAMPLING = fDTS / 16, N = 5 1011: fSAMPLING = fDTS / 16, N = 6 1100: fSAMPLING = fDTS / 16, N = 8 1101: fSAMPLING = fDTS / 16, N = 8 1101: fSAMPLING = fDTS / 32, N = 5 1110: fSAMPLING = fDTS / 32, N = 6 1111: fSAMPLING = fDTS / 32, N = 6 | | 3:2 | IC3PSC[1:0] | RW | 00 | Input capture 3 prescaler This bit-field defines the ratio of the prescaler acting on CC3 input (IC1). The prescaler is reset as soon as CC3E = 0 (TIMx_CCER register). 00: no prescaler, capture is done each time an edge is detected on the capture input 01: capture is done once every 2 events 10: capture is done once every 4 events 11: capture is done once every 8 events | | 1:0 | CC3S[1:0] | RW | 00 | Capture/Compare 3 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC3 channel is configured as output 01: CC3 channel is configured as input, IC3 is mapped on TI3 10: CC3 channel is configured as input, IC3 is mapped on TI4 11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIM3_SMCR register) Note: CC3S bits are writable only when the channel is OFF (CC3E = 0 in TIM3_CCER). | ## 17.4.9. TIM3 capture/compare enable register (TIM3\_CCER) Address offset: 0x20 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|----|-----|-----|------|----|-----|-----|------|----|-----|-----|------|----|-----|-----| | Res | Re | Res | Res | Res | Re | Res | Res | Res | Re | Res | Res | Res | Re | Res | Res | | | s | | | | S | | | | S | | | | S | | | | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CC4N | Re | CC4 | CC4 | CC3N | Re | CC3 | CC3 | CC2N | Re | CC2 | CC2 | CC1N | Re | CC1 | CC1 | | Р | s | Р | Е | Р | S | Р | Е | Р | S | Р | Е | Р | S | Р | E | | RW | - | RW | RW | RW | - | RW | RW | RW | - | RW | RW | RW | - | RW | RW | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 15 | CC4NP | RW | 0 | Capture/Compare 4 output Polarity. Refer to CC1NP description | | 14 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 13 | CC4P | RW | 0 | Capture/Compare 4 output Polarity. Refer to CC1P description | | 12 | Reserved | - | 0 | Capture/Compare 4 output enable. Refer to CC1E description | | 11 | CC3NP | RW | 0 | Capture/Compare 3 output Polarity. Refer to CC1NP description | | 10 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 9 | CC3P | RW | 0 | Capture/Compare 3 output Polarity. Refer to CC1P description | | 8 | CC3E | RW | 0 | Capture/Compare 3 output enable. Refer to CC1E description | | 7 | CC2NP | RW | 0 | Capture/Compare 2 output Polarity. Refer to CC1NP description | | 6 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 5 | CC2P | RW | 0 | Capture/Compare 2 output Polarity. Refer to CC1P description | | 4 | CC2E | RW | 0 | Capture/Compare 2 output enable. Refer to CC1E description | | 3 | CC1NP | RW | 0 | Capture/Compare 1 output Polarity 0: OC1N active high 1: OC1N active low This bit is used in conjunction with CC1P to define TI1FP1/TI2FP1 polarity. refer to CC1P description. | | 2 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 1 | CC1P | RW | 0 | Capture/Compare 1 output Polarity. CC1 channel configured as output: 0: OC1 active high 1: OC1 active low CC1 channel configured as input: CC1NP/CC1P bits select TI1FP1 and TI2FP1 polarity for trigger or capture operations. 00: noninverted/rising edge Circuit is sensitive to TIxFP1 rising edge (capture, trigger in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger in gated mode, encoder mode). 01: inverted/falling edge Circuit is sensitive to TIxFP1 falling edge (capture, trigger in reset, external clock or trigger mode), TIxFP1 is inverted (trigger in gated mode, encoder mode). 10: reserved, do not use this configuration. 11: noninverted/both edges | | 0 | CC1E | RW | 0 | Capture/Compare 1 output enable. CC1 channel configured as output: 0: Off - OC1 is not active 1: On - OC1 signal is output on the corresponding output pin CC1 channel configured as input: This bit determines if a capture of the counter value can actually be done into the input capture/compare register 1 (TIMx_CCR1) or not. 0: Capture disabled 1: Capture enabled | | CcxE bit | OCx output State | |----------|--------------------------------------| | 0 | Output disabled (OCx = 0,OCx_EN = 0) | | 1 | OCx = OCxREF+Polarity.OCx EN = 1 | ## 17.4.10. TIM3 counter (TIM3\_CNT) Address offset: 0x24 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CNT[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|----------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CNT[15:0] | RW | 0 | counter value | ## 17.4.11. TIM3 prescaler (TIM3\_PSC) Address offset: 0x28 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | | - | | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PSC[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|--------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | PSC[15:0] | RW | 0 | Prescaler value | | | | | | The counter clock frequency CK_CNT is equal to | | | | | | fCK_PSC / (PSC[15:0] + 1). | | | | | | PSC contains the value to be loaded in the active pre- | | | | | | scaler register at each update event. | ## 17.4.12. TIM3 auto-reload register (TIM3\_ARR) Address offset: 0x2C Reset value: 0x0000 FFFF | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|----------|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----| | Res | - | | - | <b>)</b> | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | ARR | [15:0] | | | | | | | | | | | | | | | | R | W | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | ARR[15:0] | RW | 0 | Auto-reload value ARR is the value to be loaded in the actual auto-reload register. Refer to Section 12.4.1: Time-base unit for more details about ARR update and behavior. The counter is blocked while the auto-reload value is null. | ## 17.4.13. TIM3 capture/compare register 1 (TIM3\_CCR1) Address offset: 0x34 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|------------------|---------|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | CCR <sup>2</sup> | 1[15:0] | | | | | | | | | | | | | | | | RW | //RO | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CCR1[15:0] | RW | 0 | Capture/Compare 1 value If channel CC1 is configured as output: CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value). It is loaded permanently if the preload feature is not selected in the TIM3_CCMR1 register (bit OC1PE). OtheRWise the preload value is copied in the active capture/compare 1 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter TIM3_CNT and signaled on OC1 output. If channel CC1is configured as input: CCR1 is the counter value transferred by the last input capture 1 event (IC1). | # 17.4.14. TIM3 capture/compare register 2 (TIM3\_CCR2) Address offset: 0x38 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|------|--------|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | CCR2 | [15:0] | | | | | | | | | | | | | | | | RW | /RO | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CCR2[15:0] | RW | 0 | Capture/Compare 2 value If channel CC2 is configured as output: CCR2 is the value to be loaded in the actual capture/compare 2 register (preload value). It is loaded permanently if the preload feature is not selected in the TIM3_CCMR2 register (bit OC2PE). Else the preload value is copied in the active capture/compare 2 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter TIM3_CNT and signaled on OC2 output. If channel CC2 is configured as input: CCR2 is the counter value transferred by the last input capture 2 event (IC2). | ## 17.4.15. TIM3 capture/compare register 3 (TIM3\_CCR3) Address offset: 0x3C | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|------|---------|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | CCR3 | 3[15:0] | | | | | | | | | | | | | | | | RW | /RO | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CCR3[15:0] | RW | 0 | Capture/Compare 3 value If channel CC3 is configured as output: CCR3 is the value to be loaded in the actual capture/compare 3 register (preload value). It is loaded permanently if the preload feature is not selected in the TIM3_CCMR3 register (bit OC3PE). Else the preload value is copied in the active capture/compare 3 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter TIM3_CNT and signaled on OC3 output. If channel CC3is configured as input: CCR3 is the counter value transferred by the last input capture 3 event (IC3). | ## 17.4.16. TIM3 capture/compare register 4 (TIM3\_CCR4) Address offset: 0x40 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|------|--------|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | , | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | CCR4 | [15:0] | | | | | | | | | | | | | | | | RW | /RO | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CCR4[15:0] | RW | 0 | Capture/Compare 4 value If CC4 channel is configured as output: CCR4 is the value to be loaded in the actual capture/compare 4 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR4 register (bit OC4PE). OtheRWise, the preload value is copied in the active capture/compare 4 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC4 output. If CC4 channel is configured as input: CCR4 is the counter value transferred by the last input capture 4 event (IC4). | ## 17.4.17. TIM3 DMA control register (TIM3\_DCR) Address offset: 0x48 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----|-----|----------------------|-----|-----|-----|----------|-----|-----|-----|---------------------|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12 | 11 | <b>10</b><br>DBL[4:0 | 9 | 8 | 7 | 6<br>Res | 5 | 4 | 3 | <b>2</b><br>DBA[4:0 | 1 | 0 | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:13 | Reserved | | | Reserved, must be kept at reset value. | | 12:8 | DBL[4:0] | RW | 0 0000 | DMA burst length This 5-bit vector defines the number of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address). | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 00000: 1 transfer,<br>00001: 2 transfers,<br>00010: 3 transfers,<br><br>10001: 18 transfers. | | 7:5 | Reserved | RW | 0 | Reserved, must be kept at reset value. | | 4:0 | DBA[4:0] | RW | 0 0000 | DMA base address This 5-bit vector defines the base-address for DMA transfers (when read/write access are done through the TIM3_DMAR address). DBA is defined as an offset starting from the address of the TIM1_CR1 register. Example: 00000: TIMx_CR1, 00001: TIMx_CR2, 00010: TIMx_SMCR, | # 17.4.18. TIM3 DMA address for full transfer (TIM3\_DMAR) Address offset: 0x4C **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|-------------|----|------------------------------|----|----|----|----|----|----|----|----|----|----|----|----| | | DMAB[31:16] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | 0 | | | DMAB[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |------|------------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | DMAB[31:0] | RW | 0 | DMA register for burst accesses A read or write operation to the DMAR register accesses the register located at the address (TIMx_CR1 address) + (DBA + DMA index) x 4 where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR). | # 17.4.19. TIM3 register map | O ff s e t | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|---------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------|-------|-------|-----------|------|------|----------------|-------------|-------|-------|-------|------------|------| | 0<br>x | TIM3<br>_CR<br>1 | Res. CK<br>[1: | | ARPE | CI<br>S<br>[1: | 3 | DIR | OPM | URS | UDIS | CEN | | 0 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM3<br>_CR<br>_2 | Res. TI1S | | /MS<br>2:0] | | CCDS | Res. | Res. | Res. | | 0 4 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | | | | | 0<br>x | TIM3<br>_SM<br>CR | Res. MSM | TS | S[2:0 | 0] | occs | | ИS[2<br>0] | 2: | | 0<br>8 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM3<br>_DIE<br>R | Res. TDE | Res. | CC4DE | CC3DE | CC2DE | CC1DE | UDE | Res. | TIE | Res. | CC4IE | CC3IE | CC2IE | CC11E | UIE | | Res. Res. Res. Res. Res. Res. Res. Res. | | | 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 | | |-----------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | X X X X X X X X X X X X X X X X X X X | | R R 8.5. S. | | | | $\overline{}$ | X X X X X X X X X X X X X X X X X X X | | Signature (1988) Signat | S S S S S S S S S S S S S S S S S S S | | | | | 0 0 0 0 0 0 | | | Res. | X X X X X X X X X X X X X X X X X X X | Res. <t< td=""><td></td><td></td></t<> | | | | | | | | | | Res. | Res. S. | Res. Res. Res. Res. Res. Res. Res. Res. | Signature (1) | S S S S S S S S S S S S S S S S S S S | | | | | 0 0 0 0 0 0 0 | 0 0 0 0 0 0 0 0 0 0 0 | | Res. | Res. Res. Res. Res. Res. Res. Res. Res. | Res. Res. Res. Res. Res. Res. Res. Res. | $\mathcal{O}$ | 8.9 8.9 8.9 8.9 8.9 8.9 8.9 8.9 8.9 8.9 8.9 8.9 8.9 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 8.0 | | | | | | | | Res. | X X X X X X X X X X X X X X X X X X X | Res. 8. 8. 8. 8. 8. 8. 8. 8. 8. 8. 8. 8. 8. | Res. Res. Res. Res. Res. Res. Res. Res. | CC4P C CC2P C CC4P C4P C CC4P CC4 | | ņ | | | CI | | | | Res. Res. Res. Res. Res. Res. Res. | Res. Res. Res. Res. Res. Res. Res. Res. | Second S | CC4 CC4 CC4 CC3 CC4 CC3 CC4 CC3 | | O<br>ff<br>s<br>e | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|---------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|----|----|------|-----|----|------|-----------|----|---|---|-----|------|---|---| | 0<br>x | TIM3<br>_PS<br>C | Res. | | | | | | P | SC[ | 15:0 | )] | | | | | | | | 8 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM3<br>_AR<br>R | Res. | | | | | | Α | .RR[ | 15:0 | )] | | | | | | | | 2<br>C | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0<br>x | TIM3<br>_CC<br>R1 | Res. | | | | | | C | CR1 | [15: | 0] | | | | | | | | 3 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM3<br>_CC<br>R2 | Res. | | | | | | C | CR2 | CR2[15:0] | | | | | | | | | 3<br>8 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM3<br>_CC<br>R3 | Res. | | | | | | C | CR3 | [15: | 0] | | | | | | | | 3<br>C | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM3<br>_CC<br>R4 | Res. | | | > | | | C | CR4 | [15: | 0] | | | | | | | | 4<br>0 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM3<br>_DC<br>R | Res. | DE | 3L[4 | :0] | | F | Res. | | | Г | DBA | [4:0 | ] | | | 4<br>8 | Re-<br>set<br>value | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM3<br>_DM<br>AR | Res. | • | | | | | DI | МАВ | [15: | 0] | | | | | | | | 4<br>C | Re-<br>set<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 18. General-purpose timer (TIM14) ## 18.1. TIM14 introduction The TIM14 general-purpose timer consists of a 16-bit auto-reload counter driven by a programmable prescaler. It may be used for a variety of purposes, including measuring the pulse lengths of input signals (input capture) or generating output waveforms (output compare, PWM). Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers. The TIM14 timer is completely independent, and does not share any resources. It can be synchronized together as described in TIM3. ### 18.2. TIM14 main features - 16-bit auto-reload upcounter - 16-bit programmable prescaler used to divide the counter clock frequency by any factor between 1 and 65535 (can be changed "on the fly") - One independent channel for: - Input capture - Output compare - PWM generation (edge-aligned mode) - Interrupt generation on the following events: - Update: counter overflow, counter initialization (by software) - Input capture - Output compare Figure 18-1 General-purpose timer block diagram (TIM14) # 18.3. TIM14 functional description #### 18.3.1. Time-base unit The main block of the programmable general-purpose timer is a 16-bit upcounter with its related autoreload register. The counter clock can be divided by a prescaler. The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running. The time-base unit includes: - Counter register (TIM14\_CNT) - Prescaler register (TIM14\_PSC) - Auto-reload register (TIM14\_ARR) The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIM14\_CR1 register. The update event is sent when the counter reaches the overflow and if the UDIS bit equals 0 in the TIM14\_CR1 register. It can also be generated by software. The counter is clocked by the prescaler output CK\_CNT, which is enabled only when the counter enable bit (CEN) in TIM14\_CR1 register is set. Note that the counter starts counting 1 clock cycle after setting the CEN bit in the TIM14\_CR1 register. #### Prescaler description The prescaler can divide the counter clock frequency by any factor between 1 and 65535. It is based on a 16-bit counter controlled through a 16-bit register (in the TIM14\_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event. The following figures give some examples of the counter behavior when the prescaler ratio is changed on the fly. Figure 18-2 Counter timing diagram with prescaler division change from 1 to 2 Figure 18-3 Counter timing diagram with prescaler division change from 1 to 4 ### **Upcounter mode** The counter counts from 0 to the auto-reload value (content of the TIM14\_ARR register), then restarts from 0 and generates a counter overflow event. Every time the count overflows, an update event is generated. Setting the UG bit in the TIM14\_EGR register also generates an update event. The UEV event can be disabled by software by setting the UDIS bit in the TIM14\_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIM14\_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event. When an update event occurs, all the registers are updated and the update flag (UIF bit in TIM14\_SR register) is set (depending on the URS bit): - The auto-reload shadow register is updated with the preload value (TIM14\_ARR), - The buffer of the prescaler is reloaded with the preload value (content of the TIM14\_PSC register). The following figures show some examples of the counter behavior for different clock frequencies when TIMx\_ARR = 0x36. Figure 18-4 Counter timing diagram, internal clock divided by 1 Figure 18-5 Counter timing diagram, internal clock divided by 2 Figure 18-6 Counter timing diagram, internal clock divided by 4 Figure 18-7 Counter timing diagram, internal clock divided by N Figure 18-8 Counter timing diagram, update event when ARPE = 0 (TIMx\_ARR not preloaded) Figure 18-9 Counter timing diagram, update event when ARPE = 1 (TIMx\_ARR preloaded) ### 18.3.2. Clock source The counter clock is provided by the Internal clock (CK\_INT) source. The CEN (in the TIMx\_CR1 register) and UG bits (in the TIM14\_EGR register) are actual control bits and can be changed only by software (except for UG that remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK\_INT. Figure 18-10 Control circuit in normal mode, internal clock divided by 1 ### 18.3.3. Capture/compare channels Each Capture/Compare channel is built around a capture/compare register (including a shadow register), a input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control). Figure 18-11 TIM14 Capture/compare channel The input stage samples the corresponding TIx input to generate a filtered signal TIxF. Then, an edge detector with polarity selection generates a signal (TIxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS). The output stage generates an intermediate waveform which is then used for reference: OCxRef (active high). The polarity acts at the end of the chain. The capture/compare block is made of one preload register and one shadow register. Write and read only access the preload register. In capture mode, captures are actually done in the shadow register, which is copied into the preload register. In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter #### 18.3.4. Input capture mode In Input capture mode, the Capture/Compare Registers (TIM14\_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCXIF flag (TIM14\_SR register) is set. If a capture occurs while the CCxIF flag was already high, then the over-capture flag CCxOF (TIMx\_SR register) is set. CCxIF can be cleared by software by writing it to '0' or by reading the captured data stored in the TIMx\_CCRx register. CCxOF is cleared when it is written with 0. The following example shows how to capture the counter value in TIM14\_CCR1 when TI1 input rises. To do this, use the following procedure: Select the active input: TIM14\_CCR1 must be linked to the TI1 input, so write the CC1S bits to '01' in the TIM14\_CCMR1 register. As soon as CC1S becomes different from '00', the channel is configured in input mode and the TIM14\_CCR1 register becomes readonly. - Program the appropriate input filter duration in relation with the signal connected to the timer (when the input is one of the TIx (ICxF bits in the TIM14\_CCMRx register). When toggling, the input signal is not stable during at must 5 internal clock cycles. We must program a filter duration longer than these 5 clock cycles. We can validate a transition on TI1 when 8 consecutive samples with the new level have been detected (sampled at fDTS frequency). Then write IC1F bits to '0011' in the TIM14\_CCMR1 register. - Select the edge of the active transition on the TI1 channel by programming CC1P and CC1NP bits to '00' in the TIMx\_CCER register (rising edge in this case). - Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to '00' in the TIMx CCMR1 register). - Enable capture from the counter into the capture register by setting the CC1E bit in the TIMx\_CCER register. - If needed, enable the related interrupt request by setting the CC1IE bit in the TIMx\_DIER register. When an input capture occurs: - The TIM14\_CCR1 register gets the value of the counter on the active transition - CC1IF flag is set (interrupt flag). CC1OF is also set if at least two consecutive captures occurred whereas the flag was not cleared. - An interrupt is generated depending on the CC1IE bit. In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data. Note: IC interrupt requests can be generated by software by setting the corresponding CCxG bit in the TIMx\_EGR register. #### 18.3.5. Forced output mode In output mode (CCxS bits = '00' in the TIM14\_CCMRx register), each output compare signal (OCxREF and then OCx) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter. To force an output compare signal (OCXREF/OCx) to its active level, one just needs to write '101' in the OCxM bits in the corresponding TIM14\_CCMRx register. Thus OCXREF is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit. For example: CCxP = '0' (OCx active high) = > OCx is forced to high level. The OCxREF signal can be forced low by writing the OCxM bits to '100' in the TIM14\_CCMRx register. The comparison between the TIM14\_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt requests can be sent accordingly. This is described in the output compare mode section below. #### 18.3.6. Output compare mode This function is used to control an output waveform or to indicate when a period of time has elapsed. When a match is found between the capture/compare register and the counter, the output compare function: - Assigns the corresponding output pin to a programmable value defined by the output compare mode (OCxM bits in the TIM14\_CCMRx register) and the output polarity (CCxP bit in the TIMx\_CCER register). The output pin can keep its level (OCXM = '000'), be set active (OCxM = '001'), be set inactive (OCxM = '010') or can toggle (OCxM = '011') on match. - Sets a flag in the interrupt status register (CCxIF bit in the TIMx\_SR register). - Generates an interrupt if the corresponding interrupt mask is set (CCxIE bit in the TIM14\_DIER register). The TIM14\_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIM14\_CCMRx register. In output compare mode, the update event UEV has no effect on OCxREF and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One-pulse mode).( This is meaningless, no OPM) Figure 18-12 Output compare mode, toggle on OC1 #### 18.3.7. PWM mode Pulse Width Modulation mode allows to generate a signal with a frequency determined by the value of the TIMx\_ARR register and a duty cycle determined by the value of the TIMx\_CCRx register. The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing '110' (PWM mode 1) or '111' (PWM mode 2) in the OCxM bits in the TIM14\_CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the TIM14\_CCMRx register, and eventually the auto-reload preload register by setting the ARPE bit in the TIM14\_CR1 register. As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, all registers must be initialized by setting the UG bit in the TIM14\_EGR register. The OCx polarity is software programmable using the CCxP bit in the TIM14\_CCER register. It can be programmed as active high or active low. The OCx output is enabled by the CCxE bit in the TIM14\_CCER register. In PWM mode (1 or 2), TIM14\_CNT and TIM14\_CCRx are always compared to determine whether TIM14\_CNT≤TIM14\_CCRx. The timer is able to generate PWM in edge-aligned mode only since the counter is upcounting. #### PWM edge-aligned mode In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as TIM14\_CNT < TIM14\_CCRx else it becomes low. If the compare value in TIM14\_CCRx is greater than the auto-reload value (in TIM14\_ARR) then OCxREF is held at '1'. If the compare value is 0 then OCxRef is held at '0'. The following figure shows some edgealigned PWM waveforms in an example where TIMx\_ARR = 8. Figure 18-13 Edge-aligned PWM waveforms (ARR = 8) #### 18.3.8. Debug mode When the microcontroller enters debug mode (M0+ core halted), the TIMx counter either continues to work normally or stops, depending on DBG\_TIMx\_STOP configuration bit in DBG module. ## 18.4. TIM14 registers ### 18.4.1. TIM14 control register 1 (TIM14\_CR1) Address offset: 0x00 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-------|------|-----|-----|-----|-----|-----|------|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | _ | _ | • | • | • | _ | _ | | - | • | | Res | Res | Res | Res | Res | Res | CKD | [1:0] | ARPE | Re | es | Res | Res | URS | UDIS | CEN | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------| | 31:10 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 9:8 | CKD[1:0] | RW | 00 | Clock division | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and sampling clock used by the digital filters (ETR, TIx), 00: tDTS = tCK_INT 01: tDTS = 2 × tCK_INT 10: tDTS = 4 × tCK_INT 11: Reserved | | 7 | ARPE | RW | 0 | Auto-reload preload enable 0: TIMx_ARR register is not buffered 1: TIMx_ARR register is buffered | | 6:3 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 2 | URS | RW | 0 | Update request source This bit is set by software to select the update interrupt (UEV) sources. 0: Any of the following events generate an UEV or a DMA request if enabled: - Counter overflow - Setting the UG bit 1: Only counter overflow generates an UEV or a DMA request if enabled. | | 1 | UDIS | RW | 0 | Update disable This bit is set and cleared by software to enable/disable update interrupt (UEV) event generation. 0: UEV enabled. An UEV is generated by one of the fol- lowing events: - Counter overflow - Setting the UG bit. Buffered registers are then loaded with their preload val- ues. 1: UEV disabled. No UEV is generated, shadow registers keep their value (ARR, PSC, CCRx). The counter and the prescaler are reinitialized if the UG bit is set. | | 0 | CEN | RW | 0 | Counter enable 0: Counter disabled 1: Counter enabled Note: External clock, gated mode and encoder mode can only work after the CEN bit is set by software. Trigger mode can automatically set the CEN bit by hardware. | # 18.4.2. TIM14 DMA/interrupt enable register (TIM14\_DIER) Address offset: 0x0C Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|-----| | Res | - | - | - < | | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | R | es | | | | | | | CC1IE | UIE | | | - | | | | | | | | | | RW | RW | | | | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------------------------------------------------------------------------------------------| | 31:2 | Reserved | | | Reserved, must be kept at reset value. | | 1 | CC1IE | RW | 0 | CC1IE: Capture/Compare 1 interrupt enable 0: CC1 interrupt disabled 1: CC1 interrupt enabled | | 0 | UIE | RW | 0 | UIE: Update interrupt enable 0: Update interrupt disabled 1: Update interrupt enabled | ### 18.4.3. TIM14 status register (TIM14\_SR) Address offset: 0x010 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | |---------|----|----|----|----|----|-------|---|---|---|-----|---|---|---|-------|-------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | R | es | | | CC10F | | | | Res | | | | CC1IF | UIF | | - Rc w0 | | | | | | Rc w0 | | | | - | | | | Rc w0 | Rc w0 | | Bit | Name | R/W | Reset<br>Value | Function | |-------|----------|-------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 9 | CC1OF | Rc_w0 | 0 | Capture/Compare 1 overcapture flag This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to '0'. 0: No overcapture has been detected. 1: The counter value has been captured in TIM14_CCR1 register while CC1IF flag was already set | | 8:2 | Res | Rc_w0 | 0 | Reserved, must be kept at reset value. | | 1 | CC1IF | Rc_w0 | 0 | Capture/compare 1 interrupt flag Condtion: channel CC1 is configured as output This flag is set by hardware when the counter matches the compare value. It is cleared by software. 0: No match. 1: The content of the counter TIM14_CNT matches the content of the TIM14_CCR1 register. Condition: channel CC1 is configured as input This bit is set by hardware on a capture. It is cleared by software or by reading the TIM14_CCR1 register. 0: No input capture occurred. 1: The counter value has been captured in TIM14_CCR1 register (an edge has been detected on IC1 which matches the selected polarity). | | 0 | UIF | Rc_w0 | 0 | Update interrupt flag This bit is set by hardware on an update event. It is cleared by software. 0: No update occurred. 1: Update interrupt pending. This bit is set by hardware when the registers are updated: - At overflow and if UDIS = '0' in the TIMx_CR1 register. - When CNT is reinitialized by software using the UG bit in TIMx_EGR register, if URS = '0' and UDIS = '0' in the TIMx_CR1 register. | ## 18.4.4. TIM14 event generation register (TIM14\_EGR) Address offset: 0x14 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Res | | | | | | | | | | CC1G | UG | | | | | | • | | | | | | | | | | W | W | | | | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 1 | CC1G | W | 0 | Capture/compare 1 generation This bit is set by software in order to generate an event, it is automatically cleared by hardware. 0: No action 1: A capture/compare event is generated on channel 1: Condition: channel CC1 is configured as output CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled. Condition: channel CC1 is configured as input | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | The current value of the counter is captured in TIMx_CCR1 register. The CC1IF flag is set, the corresponding interrupt is sent if enabled. The CC1OF flag is set if the CC1IF flag was already high. | | 0 | UG | W | 0 | Update generation This bit can be set by software, it is automatically cleared by hardware. 0: No action 1: Re-initialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected). The counter is cleared. | ### 18.4.5. TIM14 capture/compare mode register 1 (TIM14\_CCMR1) Address offset: 0x18 Reset value: 0x0000 0000 output compare mode: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|-----|-------|-----------|------|--------| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | R | 25 | | | | Res | C | C1M[2: | 01 | OC1PE | OC1FE | CC1S | S[1:0] | | | | | | - | | | | | _ | | ~] | ~ ~ – | ~ · · · - | | _[] | | Bit | Name | R/W | Reset Value | Function | |------|-----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | Reserved | - | | Reserved, must be kept at reset value. | | 6:4 | OC1M[2:0] | RW | 00 | Output compare 1 mode These bits define the behavior of the output reference signal OC1REF from which OC1, OC1N is derived. OC1REF is active high whereas OC1, OC1N active level depends on CC1P, CC1NP bit. 000: Frozen. The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs. 001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1). 010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1). 011: Toggle - OC1REF toggles when TIMx_CNT = TIMx_CCR1. 100: Force inactive level - OC1REF is forced low. 101: Force active level - OC1REF is forced high. 110: PWM mode 1 - when upcounting, Channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else inactive. when downcounting, Channel 1 is inactive(OC1REF = 0) as long as TIMx_CNT > TIMx_CCR1 else active(OC1REF = 1). 111: PWM mode 2 - Channel 1 is inactive as long as TIMx_CNT < TIMx_CCR1 else active. Note: In PWM mode 1 or 2, the OCREF level changes when the result of the comparison changes or when the output compare mode switches from frozen to PWM mode. | | 3 | OC1PE | RW | 0 | Output compare 1 preload enable 0: Preload register on TIM14_CCR1 disabled. TIM14_CCR1 can be written at anytime, the new value is taken in account immediately. 1: Preload register on TIM14_CCR1 enabled. Read/Write operations access the preload register. TIM14_CCR1 preload value is loaded in the active register at each update event. | | 2 | OC1FE | RW | 0 | Output compare 1 fast enable This bit is used to accelerate the effect of an event on the trigger in input on the CC output. | | Bit | Name | R/W | Reset Value | Function | |-----|-----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | O: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles. 1: An active edge on the trigger input acts like a compare match on CC1 output. OC is then set to the compare level independently of the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OC1FE acts only if the channel is configured in PWM1 or PWM2 mode. | | 1:0 | CC1S[1:0] | RW | 00 | Capture/Compare 1 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC1 channel is configured as output. 01: CC1 channel is configured as input, IC1 is mapped on TI1. 10: Reserved 11: Reserved Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIM14_CCER). | ### Input Capture mode: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----------|-----|-----|-------------|-----|--------| | Res | - | - | - | - | - | - | - | - | - | | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Res | | | | | | | | | IC1F[3:0] | | | IC1PSC[1:0] | | S[1:0] | | | - | | | | | | | | | RW | RW | RW | RW | RW | RW | | Bit | Name | R/W | Reset Value | Function | |------|-------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | - | | Reserved, must be kept at reset value. | | 7:4 | IC1F[3:0] | RW | 0000 | Input capture 1 filter This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N events are needed to validate a transition on the output: 0000: No filter, sampling is done at fDTS 0001: fSAMPLING = fCK_INT, N = 2 0010: fSAMPLING = fCK_INT, N = 4 0011: fSAMPLING = fCK_INT, N = 8 0100: fSAMPLING = fDTS / 2, N = 6 0101: fSAMPLING = fDTS / 2, N = 8 0110: fSAMPLING = fDTS / 4, N = 8 1000: fSAMPLING = fDTS / 4, N = 8 1000: fSAMPLING = fDTS / 8, N = 8 1010: fSAMPLING = fDTS / 16, N = 5 1011: fSAMPLING = fDTS / 16, N = 6 1100: fSAMPLING = fDTS / 16, N = 8 1101: fSAMPLING = fDTS / 32, N = 5 1110: fSAMPLING = fDTS / 32, N = 6 1111: fSAMPLING = fDTS / 32, N = 6 | | 3:2 | IC1PSC[1:0] | RW | 00 | Input capture 1 prescaler This bit-field defines the ratio of the prescaler acting on CC1 input (IC1). The prescaler is reset as soon as CC1E = '0' (TIM1_CCER register). 00: no prescaler, capture is done each time an edge is detected on the capture input 01: capture is done once every 2 events 10: capture is done once every 4 events 11: capture is done once every 8 events | | 1:0 | CC1S[1:0] | RW | 00 | Capture/Compare 1 selection This bit-field defines the direction of the channel (input/output) as well as the used input. 00: CC1 channel is configured as output 01: CC1 channel is configured as input, IC1 is mapped on TI1 | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|-------------------------------------------------------------------------------------| | | | | | Other: Reserved | | | | | | Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIM14_CCER). | ## 18.4.6. TIM14 capture/compare enable register (TIM14\_CCER) Address offset: 0x20 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|-----|------|------| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | | | - | | 15 | 14 | 13 | 12 | 11 | 10 | ٥ | 0 | 7 | 6 | | 4 | 2 | 2 | 1 | Λ | | | 14 | 13 | 12 | | 10 | 9 | 0 | 1 | O | 3 | 4 | 3 | | | U | | Res CC1NP | Res | CC1P | CC1E | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 3 | CC1NP | RW | 0 | Input/Capture 1 complementary output Polarity. CC1 channel configured as output: CC1NP must be kept cleared. CC1 channel configured as input: CC1NP bit is used in conjunction with CC1P to define TI1FP1 polarity (refer to CC1P description). | | 2 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 1 | CC1P | RW | 0 | Input/Capture 1 output Polarity. Condition: CC1 channel configured as output 0: OC1 active high 1: OC1 active low Condition: CC1 channel configured as input The CC1NP/CC1P bits select TI1FP1 and TI2FP1 polarity for trigger or capture operations. 00: noninverted/rising edge Circuit is sensitive to TI1FP1 rising edge (capture mode, reset trigger, external clock or trigger mode), TI1FP1 is not inverted(gate mode, code mode). 01: inverted/falling edge Circuit is sensitive to TI1FP1 falling edge (capture mode, reset trigger, external clock or trigger mode), TI1FP1 is in- verted(gate mode, code mode). 10: reserved, do not use this configuration. 11: noninverted/both edges | | 0 | CC1E | RW | 0 | Input/Capture 1 output enable. Condition: CC1 channel configured as output: 0: Off - OC1 is not active 1: On - OC1 signal is output on the corresponding output pin Condition: CC1 channel configured as input: This bit determines if a capture of the counter value can actually be done into the input capture register 1 (TIMx_CCR1) or not. 0: Capture disabled 1: Capture enabled | | CcxE bit | OCx output State | |----------|-------------------------------------------| | 0 | Output Disabled ( $OCx = 0,OCx\_EN = 0$ ) | | 1 | OCx = OCxREF+Polarity,OCx_EN = 1 | ### **18.4.7. TIM14 counter (TIM14\_CNT)** Address offset: 0x24 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | • | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|-----------|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | | CNT[15:0] | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|----------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CNT[15:0] | RW | 0 | Counter value | ### 18.4.8. TIM14 prescaler (TIM14\_PSC) Address offset: 0x28 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | 7- | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PSC[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | PSC[15:0] | RW | 0 | Prescaler value The counter clock frequency CK_CNT is equal to fCK_PSC / (PSC[15:0] + 1). PSC contains the value to be loaded in the active pre- scaler register at each update event. Cleared to 0 by the UG bit in TIM_EGR or by a slave con- troller operating in reset mode. | ## 18.4.9. TIM14 auto-reload register (TIM14\_ARR) Address offset: 0x2C Reset value: 0x0000 FFFF | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | • | | | | • | • | ARR | [15:0] | | | • | • | | | | | | | | | | | | R | ۱۸/ | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | ARR[15:0] | RW | 0 | Auto-reload value ARR is the value to be loaded in the actual auto-reload register. Refer to the Time-base unit for more details about ARR update and behavior. The counter is blocked while the auto-reload value is null. | ## 18.4.10. TIM14 capture/compare register 1 (TIM14\_CCR1) Address offset: 0x34 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|------------------|---------|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | CCR <sup>2</sup> | 1[15:0] | | | | | | | | | | | | | | | | RW | //RO | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CCR1[15:0] | RW | 0 | Capture/Compare 1 value Condition: channel CC1 is configured as output CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value). It is loaded permanently if the preload feature is not selected in the TIM1_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output. Condition: channel CC1is configured as input CCR1 is the counter value transferred by the last input capture 1 event (IC1). | ## 18.4.11. TIM14 option register (TIM14\_OR) Address offset: 0x50 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|-------|----|-----|-----|----|----|----|----|----------|----|------|-----| | | | | | | | | Res | | | | | | | | | | | | | | | | | - | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | ٥ | Ω | 7 | 9 | 5 | 4 | 7 | 2 | 4 | ^ | | | | 10 | 12 | | | 9 | O | 1 | U | 5 | - | 3 | | | U | | | | 10 | 12 | • • • | 10 | Res | 0 | • | U | J | 7 | <u> </u> | Z | TI1_ | RMP | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------------------------------------------------------| | 31:2 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 1:0 | TI1_RMP | RW | 0 | Timer Input 1 remap | | | | | | Set and cleared by software. | | | | | | 00: TIM14 Channel1 is connected to the GPIO. Refer to | | | | | | the alternate function mapping in the device datasheets. | | | | | | 01: TIM14 Channel1 is connected to the RTCCLK. | | | | | | 10: TIM14 Channel1 is connected to the HSE/32 Clock. | | | | | | 11: TIM14 Channel1 is connected to the microcontroller | | | | | | clock output (MCO), this selection is controlled by the | | | | | | MCO[2:0] bits of the Clock configuration register | | | | | | (RCC_CFGR) | ### 18.4.12. TIM14 register map | | | | | | | | | _4 | | | | | | | | | | | | | | | | | | | | | | | | | | |------------------------|--------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|----------|-----------|------|------|------|------|------|------|-------|-----| | O<br>ff<br>s<br>e<br>t | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 2 | 9 | 5 | 4 | က | 2 | 1 | 0 | | 0<br>x<br>0 | TIM1<br>4_CR<br>1 | Res. CKD[1-0] | [o: ]a: o | ARPE | Re | S. | Res. | Res. | URS | SIGN | CEN | | 0 | Reset value | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | | | | | 0 | 0 | 0 | | 0<br>x | TIM1<br>4_DI<br>ER | Res. CC1IE | UIE | | 0<br>C | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | | 0<br>x | TIM1<br>4_SR | Res. CC10 | Res. CC11F | UIF | | 0 | Reset value | | | | | | | | | | | | | | | | | | | | | | | 0 | | | | | | | | 0 | 0 | | 0<br>x | TIM1<br>4_EG<br>R | Res. CC1G | NG | | 1<br>4 | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | | O ff s e t | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 2 | 4 | 3 | 2 | 1 | 0 | |------------------|------------------------------------------------------------------|------|------|------|------|------|---------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|----------|------|------|------|------|------|--------------|------|-------------|---------------|---------------|---------| | 0<br>x<br>1<br>8 | TIM1<br>4_CC<br>MR1(<br>out-<br>put<br>com-<br>pare<br>mode<br>) | Res. | C1N<br>[2:0] | | OC1PE | OC1FE | 0.18[1.0] | 5:15:55 | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1<br>8 | TIM1<br>4_CC<br>MR1(I<br>nput<br>Cap-<br>ture<br>mode<br>) | Res. )ı | C1F | [3:0 | l | IC1PSC[1-0] | [2:1]22 21 | CC18[1:0] | [2:-]2- | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>2 | TIM1<br>4_CC<br>ER | Res. CC1NP | Res. | CC1P | CC1E | | 0 | Reset value | | | | | | | | | | | | | | | | | | | | | Y | | | | | | | | 0 | | 0 | 0 | | 0<br>x<br>2 | TIM1<br>4_CN<br>T | Res. Res | | | | | <b>)</b> | | С | NT[ | 15:0 | )] | | | | | | | | 4 | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>2 | TIM1<br>4_PS<br>C | Res. | | | | | | Р | SC[ | 15:0 | )] | | | | | | | | 8 | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1<br>4_AR<br>R | Res. | | | | | | Α | RR[ | 15:0 | )] | | | | | | | | 2<br>C | Reset value | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0<br>x<br>3 | TIM1<br>4_CC<br>R1 | Res. | | | | | | C | CR1 | [15: | 0] | | | | | | | | 3<br>4 | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | 0<br>x<br>5<br>0 | TIMx<br>_OR | Res. TI1 DIMD[1.0] | [~:.] | | | Reset value | | | | ) | | $\prec$ | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | # 19. General-purpose timers (TIM16/17) TIM16 and TIM17 function exactly the same. #### 19.1. TIM16 and TIM17 main features - 16-bit auto-reload upcounter - 16-bit programmable prescaler used to divide (also "on the fly") the counter clock frequency by any factor between 1 and 65536 - One channel for: - Input capture - Output compare - PWM generation (Edge-aligned mode) - One-pulse mode output - Complementary outputs with programmable dead-time - Repetition counter to update the timer registers only after a given number of cycles of the counter - Break input to put the timer's output signals in the reset state or a known state - Interrupt/DMA generation on the following events: - Update: counter overflow - Input capture - Output compare - Break input Figure 19-1 TIM16 and TIM17 block diagram ### 19.2. TIM16/TIM17 functional description #### 19.2.1. Time-base unit The main block of the programmable general purpose timer is a 16-bit upcounter with its related autoreload register. The counter clock can be divided by a prescaler. The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running. The time-base unit includes: - Counter register (TIMx\_CNT) - Prescaler register (TIMx\_PSC) - Auto-reload register (TIMx\_ARR) - Repetition counter register (TIMx\_RCR) The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIMx\_CR1 register. The update event is sent when the counter reaches the overflow and if the UDIS bit equals 0 in the TIMx\_CR1 register. It can also be generated by software. The counter is clocked by the prescaler output CK\_CNT, which is enabled only when the counter enable bit (CEN) in TIMx\_CR1 register is set. Note that the counter starts counting 1 clock cycle after setting the CEN bit in the TIMx\_CR1 register. #### Prescaler description The prescaler can divide the counter clock frequency by any factor between 1 and 65535. It is based on a 16-bit counter controlled through a 16-bit register (in the TIMx\_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event. The following figures give some examples of the counter behavior when the prescaler ratio is changedy: Figure 19-2 Counter timing diagram with prescaler division change from 1 to 2 Figure 19-3 Counter timing diagram with prescaler division change from 1 to 4 ### 19.2.2. Counter operation The counter counts from 0 to the auto-reload value (content of the TIMx\_ARR register), then restarts from 0 and generates a counter overflow event. If the repetition counter is used, the update event (UEV) is generated after upcounting is repeated for the number of times programmed in the repetition counter register (TIMx\_RCR). Else the update event is generated at each counter overflow. Setting the UG bit in the TIMx\_EGR register (by software or by using the slave mode controller) also generates an update event. The UEV event can be disabled by software by setting the UDIS bit in the TIMx\_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIMx\_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event. When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx\_SR register) is set (depending on the URS bit): - The repetition counter is reloaded with the content of TIMx\_RCR register. - The auto-reload shadow register is updated with the preload value (TIMx\_ARR). - The buffer of the prescaler is reloaded with the preload value (content of the TIMx\_PSC register). The following figures show some examples of the sources behavior for different clock frequencies when The following figures show some examples of the counter behavior for different clock frequencies when TIMx\_ARR = 0x36. Figure 19-4 Counter timing diagram, internal clock divided by 1 Figure 19-5 Counter timing diagram, internal clock divided by 2 Figure 19-6 Counter timing diagram, internal clock divided by 4 Figure 19-7 Counter timing diagram, internal clock divided by N Figure 19-8 Counter timing diagram, update event when ARPE = 0 (TIMx ARR not preloaded) Figure 19-9 Counter timing diagram, update event when ARPE = 1 (TIMX ARR preloaded) #### 19.2.3. Repetition counter Time-base unit describes how the update event (UEV) is generated withrespect to the counter overflows/underflows. It is actually generated only when the repetitioncounter has reached zero. This can be useful when generating PWM signals. This means that data are transferred from the preload registers to the shadow registers(TIMx\_ARR auto-reload register, TIMx\_PSC prescaler register, but also TIMx\_CCRx capture/compare registers in compare mode) every N counter overflows or underflows, where N is the value in the TIMx\_RCR repetition counter register. The repetition counter is decremented at each counter overflow in upcounting mode. The repetition counter is an auto-reload type, the repetition rate is maintained as defined by the TIMx\_RCR register value. When the update event is generated by software (by setting the UG bit in TIMx\_EGR register) or by hardware through the slave mode controller, it occurs immediately whatever the value of the repetition counter is and the repetition counter is reloaded with the content of the TIMx\_RCR register. Figure 19-10 Update rate examples depending on mode and TIMx\_RCR register settings #### 19.2.4. Clock sources The counter clock can be provided Internal clock (CK\_INT). the CEN and UG bits (in the TIMx\_EGR register) are actual control bits and can be changed only by software (except UG which remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK\_INT. Figure 19-11 Control circuit in normal mode, internal clock divided by 1 #### 19.2.5. Capture/compare channels Each Capture/Compare channel is built around a capture/compare register (including a shadow register), a input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control). The following figures give an overview of one Capture/Compare channel. The input stage samples the corresponding TIx input to generate a filtered signal TIxF. Then, an edge detector with polarity selection generates a signal (TIxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS). Figure 19-12 Capture/compare channel (example: channel 1 input stage) The output stage generates an intermediate waveform which is then used for reference: OCxRef (active high). The polarity acts at the end of the chain. Figure 19-13 Capture/compare channel 1 main circuit Figure 19-14 Output stage of capture/compare channel (channel 1) The capture/compare block is made of one preload register and one shadow register. Write and read only access the preload register. In capture mode, captures are actually done in the shadow register, which is copied into the preload register. In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter. #### 19.2.6. Input capture mode In Input capture mode, the Capture/Compare Registers (TIMx\_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCXIF flag (TIMx\_SR register) is set. If a capture occurs while the CCxIF flag was already high, then the over-capture flag CCxOF (TIMx\_SR register) is set. CCxIF can be cleared by software by writing it to '0' or by reading the captured data stored in the TIMx\_CCRx register. CCxOF is cleared when it is written with 0. The following example shows how to capture the counter value in TIMx\_CCR1 when TI1 input rises. To do this, use the following procedure: - Select the active input: TIMx\_CCR1 must be linked to the TI1 input, so write the CC1S bits to 01 in the TIMx\_CCMR1 register. As soon as CC1S becomes different from 00, the channel is configured in input and the TIMx\_CCR1 register becomes read-only. - Program the appropriate input filter duration in relation with the signal connected to the timer (when the input is one of the TIx (ICxF bits in the TIMx\_CCMRx register). Let's imagine that, when toggling, the input signal is not stable during at must 5 internal clock cycles. We must program a filter duration longer than these 5 clock cycles. We can validate a transition on TI1 when 8 consecutive samples with the new level have been detected (sampled at fDTS frequency). Then write IC1F bits to 0011 in the TIMx\_CCMR1 register. - Select the edge of the active transition on the TI1 channel by writing CC1P bit to 0 in the TIMx\_CCER register (rising edge in this case). - Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to '00' in the TIMx\_CCMR1 register). - Enable capture from the counter into the capture register by setting the CC1E bit in the TIMx\_CCER register. - If needed, enable the related interrupt request by setting the CC1IE bit in the TIMx\_DIER register, and/or the DMA request by setting the CC1DE bit in the TIMx\_DIER register. When an input capture occurs: - The TIMx\_CCR1 register gets the value of the counter on the active transition. - CC1IF flag is set (interrupt flag). CC1OF is also set if at least two consecutive captures occurred whereas the flag was not cleared. - An interrupt is generated depending on the CC1IE bit. - A DMA request is generated depending on the CC1DE bit. In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data. Note: IC interrupt and/or DMA requests can be generated by software by setting the corresponding CCxG bit in the TIMx\_EGR register. #### 19.2.7. Forced output mode In output mode (CCxS bits = 00 in the TIMx\_CCMRx register), each output compare signal (OCxREF and then OCx) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter. To force an output compare signal (OCXREF/OCx) to its active level, one just needs to write 101 in the OCxM bits in the corresponding TIMx\_CCMRx register. Thus OCXREF is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit. For example: CCxP = 0 (OCx active high) = > OCx is forced to high level. The OCxREF signal can be forced low by writing the OCxM bits to 100 in the TIMx\_CCMRx register. Anyway, the comparison between the TIMx\_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt and DMA requests can be sent accordingly. This is described in the output compare mode section below. #### 19.2.8. Output compare mode This function is used to control an output waveform or indicating when a period of time has elapsed. When a match is found between the capture/compare register and the counter, the output compare function: - Assigns the corresponding output pin to a programmable value defined by the output compare mode (OCxM bits in the TIMx\_CCMRx register) and the output polarity (CCxP bit in the TIMx\_CCER register). The output pin can keep its level (OCXM = 000), be set active (OCxM = 001), be set inactive (OCxM = 010) or can toggle (OCxM = 011) on match. - Sets a flag in the interrupt status register (CCxIF bit in the TIMx\_SR register). - Generates an interrupt if the corresponding interrupt mask is set (CCXIE bit in the TIMx\_DIER register). The TIMx\_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIMx\_CCMRx register. In output compare mode, the update event UEV has no effect on OCxREF and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One-pulse mode). #### Procedure: - 1. Select the counter clock (internal, external, prescaler). - 2. Write the desired data in the TIMx\_ARR and TIMx\_CCRx registers. - 3. Set the CCxIE bit if an interrupt request is to be generated. - 4. Select the output mode. For example: - ➤ Write OCxM = 011 to toggle OCx output pin when CNT matches CCRx - Write OCxPE = 0 to disable preload register - Write CCxP = 0 to select active high polarity - Write CCxE = 1 to enable the output - 5. Enable the counter by setting the CEN bit in the TIMx\_CR1 register. The TIMx\_CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE = '0', else TIMx\_CCRx shadow register is updated only at the next update event UEV). An example is given in the following figure. Figure 19-15 Output compare mode, toggle on OC1 #### 19.2.9. PWM mode Pulse Width Modulation mode allows to generate a signal with a frequency determined by the value of the TIMx\_ARR register and a duty cycle determined by the value of the TIMx\_CCRx register. The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing '110' (PWM mode 1) or '111' (PWM mode 2) in the OCxM bits in the TIMx\_CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the TIMx\_CCMRx register, and eventually the auto-reload preload register by setting the ARPE bit in the TIMx\_CR1 register. As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, all registers must be initialized by setting the UG bit in the TIMx\_EGR register. OCx polarity is software programmable using the CCxP bit in the TIMx\_CCER register. It can be programmed as active high or active low. OCx output is enabled by CCxE bit (TIMx\_CCER register). In PWM mode (1 or 2), TIMx\_CNT and TIMx\_CCRx are always compared to determine whether TIMx\_CCRx≤TIMx\_CNT. The timer is able to generate PWM in edge-aligned mode only since the counter is upcounting. #### PWM edge-aligned mode In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as TIMx\_CNT < TIMx\_CCRx else it becomes low. If the compare value in TIMx\_CCRx is greater than the auto-reload value (in TIMx\_ARR) then OCxREF is held at '1'. If the compare value is 0 then OCxRef is held at '0'. The following figure shows some edgealigned PWM waveforms in an example where TIMx\_ARR = 8. Figure 19-16 Edge-aligned PWM waveforms (ARR = 8) #### 19.2.10. Complementary outputs and dead-time insertion The TIM16/17 general-purpose timers can output one complementary signal and manage the switching-off and switching-on of the outputs. This time is generally known as dead-time and it has to be adjusted depending on the devices that are connected to the outputs and their characteristics (intrinsic delays of levelshifters, delays due to power switches). The polarity of the outputs (main output OCx or complementary OCxN) can be selected independently for each output. This is done by writing to the CCxP and CCxNP bits in the TIMx\_CCER register. The complementary signals OCx and OCxN are activated by a combination of several control bits: the CCxE and CCxNE bits in the TIMx\_CCER register and the MOE, OISx, OISxN, OSSI and OSSR bits in the TIMx\_BDTR and TIMx\_CR2 registers. Refer to Table xx Output control bits for complementary OCx and OCxN channels with break feature for more details. In particular, the dead-time is activated when switching to the IDLE state (MOE falling down to 0). Dead-time insertion is enabled by setting both CCxE and CCxNE bits, and the MOE bit if the break circuit is present. There is one 8-bit dead-time generator DTG[7:0] for each channel. From a reference waveform OCxREF, it generates 2 outputs OCx and OCxN. If OCx and OCxN are active high: - The OCx output signal is the same as the reference signal except for the rising edge, which is delayed relative to the reference rising edge. - The OCxN output signal is the opposite of the reference signal except for the rising edge, which is delayed relative to the reference falling edge. If the delay is greater than the width of the active output (OCx or OCxN) then the corresponding pulse is not generated. The following figures show the relationships between the output signals of the dead-time generator and the reference signal OCxREF. (we suppose CCxP = 0, CCxNP = 0, MOE = 1, CCxE = 1 and CCxNE = 1 in these examples). Figure 19-17 Complementary output with dead-time insertion Figure 19-18 Dead-time waveforms with delay greater than the negative pulse Figure 19-19 Dead-time waveforms with delay greater than the positive pulse The dead-time delay is the same for each of the channels and is programmable with the DTG bits in the TIMx\_BDTR register. #### Re-directing OCxREF to OCx or OCxN In output mode (forced, output compare or PWM), OCxREF can be re-directed to the OCx output or to OCxN output by configuring the CCxE and CCxNE bits in the TIMx\_CCER register. This allows to send a specific waveform (such as PWM or static active level) on one output while the complementary remains at its inactive level. Other alternative possibilities are to have both outputs at inactive level or both outputs active and complementary with deadtime. Note: When only OCxN is enabled (CCxE = 0, CCxNE = 1), it is not complemented and becomes active as soon as OCxREF is high. For example, if CCxNP = 0 then OCxN = OCxRef. On the other hand, when both OCx and OCxN are enabled (CCxE = CCxNE = 1) OCx becomes active when OCxREF is high whereas OCxN is complemented and becomes active when OCxREF is low. #### 19.2.11. Using the break function When using the break function, the output enable signals and inactive levels are modified according to additional control bits (MOE, OSSI and OSSR bits in the TIMx\_BDTR register, OISx and OISxN bits in the TIMx\_CR2 register). In any case, the OCx and OCxN outputs cannot be set both to active level at a given time. The source for break (BRK) channel can be an external source connected to the BKIN pin or one of the following internal sources: - The core LOCKUP output - The PVD output - A clock failure event generated by the CSS detector - The comparator output When exiting from reset, the break circuit is disabled and the MOE bit is low. The break function can be enabled by setting the BKE bit in the TIMx\_BDTR register. The break input polarity can be selected by configuring the BKP bit in the same register. BKE and BKP can be modified at the same time. When the BKE and BKP bits are written, a delay of 1 APB clock cycle is applied before the writing is effective. Consequently, it is necessary to wait 1 APB clock period to correctly read back the bit after the write operation. Because MOE falling edge can be asynchronous, a resynchronization circuit has been inserted between the actual signal (acting on the outputs) and the synchronous control bit (accessed in the TIMx\_BDTR register). It results in some delays between the asynchronous and the synchronous signals. In particular, if MOE is set to 1 whereas it was low, a delay must be inserted (dummy instruction) before reading it correctly. This is because the write acts on the asynchronous signal whereas the read reflects the synchronous signal. When a break occurs (selected level on the break input): - The MOE bit is cleared asynchronously, putting the outputs in inactive state, idle state or in reset state (selected by the OSSI bit). This feature functions even if the MCU oscillator is off. - Each output channel is driven with the level programmed in the OISx bit in the TIMx\_CR2 register as soon as MOE = 0. If OSSI = 0 then the timer releases the enable output else the enable output remains high. - When complementary outputs are used: - > The outputs are first put in reset state inactive state (depending on the polarity). This is done asynchronously so that it works even if no clock is provided to the timer. - If the timer clock is still present, then the dead-time generator is reactivated in order to drive the outputs with the level programmed in the OISx and OISxN bits after a dead-time. Even in this case, OCx and OCxN cannot be driven to their active level together. Note that because of the resynchronization on MOE, the dead-time duration is a bit longer than usual (around 2 ck\_tim clock cycles). - ➤ If OSSI = 0 then the timer releases the enable outputs else the enable outputs remain or become high as soon as one of the CCxE or CCxNE bits is high. - The break status flag (BIF bit in the TIMx\_SR register) is set. An interrupt can be generated if the BIE bit in the TIMx\_DIER register is set. A DMA request can be generated if the BDE bit in the TIMx\_DIER register is set. - If the AOE bit in the TIMx\_BDTR register is set, the MOE bit is automatically set again at the next update event UEV. This can be used to perform a regulation, for instance. Else, MOE remains low until it is written with 1 again. In this case, it can be used for security and the break input can be connected to an alarm from power drivers, thermal sensors or any security components Note: The break inputs is acting on level. Thus, the MOE cannot be set while the break input is active (neither automatically nor by software). In the meantime, the status flag BIF cannot be cleared. The break can be generated by the BRK input which has a programmable polarity and an enable bit BKE in the TIMx\_BDTR Register. There are two ways to generate break: - BKR input with programmable polarity while enable BKE in TIMx\_BDTR register. - Set the BG bit in TIMx\_EGR by software. In addition to the break input and the output management, a write protection has been implemented inside the break circuit to safeguard the application. It allows to freeze the configuration of several parameters (dead-time duration, OCx/OCxN polarities and state when disabled, OCxM configurations, break enable and polarity). The protection can be selected among 3 levels with the LOCK bits in the TIMx\_BDTR register. Refer to TIM1 break and dead-time register (TIM1x\_BDTR). The LOCK bits can be written only once after an MCU reset. The following figure shows an example of behavior of the outputs in response to a break. Figure 19-20 Output behavior in response to a break #### 19.2.12. One-pulse mode One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay. Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. One-pulse mode is selected by setting the OPM bit in the TIMx\_CR1 register. This makes the counter stop automatically at the next update event UEV. A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be: - In upcounting: CNT < CCRx ≤ ARR (in particular, 0 < CCRx)</p> - In downcounting: CNT > CCRx Figure 19-21 Example of One-pulse mode #### Particular case: OCx fast enable In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay $t_{DELAY}$ min we can get. If one wants to output a waveform with the minimum delay, the OCxFE bit can be set in the TIMx\_CCMRx register. Then OCxRef (and OCx) are forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode. ### 19.3. TIM16/TIM17 registers #### 19.3.1. TIM16/17 control register 1 (TIMx\_CR1) Address offset: 0x00 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | Res | Res | Res | CKD[1:0] | ARPE | Res | Res | Res | OPM | URS | UDIS | CEN | |-----|-----|-----|-----|-----|-----|----------|------|-----|-----|-----|-----|-----|------|-----| | | | | | | | RW | RW | | | | RW | RW | RW | RW | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 9:8 | CKD[1:0] | RW | 00 | Clock division This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and the dead-time and sampling clock (tDTS)used by the dead-time generators and the digital filters (TIx), 00: tDTS = tCK_INT 01: tDTS = 2*tCK_INT 10: tDTS = 4*tCK_INT 11: Reserved, do not program this value | | 7 | ARPE | RW | 0 | Auto-reload preload enable 0: TIMx_ARR register is not buffered 1: TIMx_ARR register is buffered | | 6:4 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 3 | OPM | RW | 0 | One pulse mode 0: Counter is not stopped at update event 1: Counter stops counting at the next update event (clearing the bit CEN) | | 2 | URS | RW | 0 | Update request source This bit is set and cleared by software to select the UEV event sources. 0: Any of the following events generate an update interrupt or DMA request if enabled. These events can be: - Counter overflow/underflow - Setting the UG bit - Update generation through the slave mode controller 1: Only counter overflow/underflow generates an update interrupt or DMA request if enabled. | | 1 | UDIS | RW | 0 | Update disable This bit is set and cleared by software to enable/disable UEV event generation. 0: UEV enabled. The Update (UEV) event is generated by one of the following events: - Counter overflow/underflow - Setting the UG bit - Update generation through the slave mode controller Buffered registers are then loaded with their preload values. 1: UEV disabled. The Update event is not generated, shadow registers keep their value (ARR, PSC, CCRx). However the counter and the prescaler are reinitialized if the UG bit is set or if a hardware reset is received from the slave mode controller. | | 0 | CEN | RW | 0 | Counter enable 0: Counter disabled 1: Counter enabled Note: External clock, gated mode and encoder mode can only work after the CEN bit is set by software. Trigger mode can automatically set the CEN bit by hardware. | # 19.3.2. TIM16/17 control register 2 (TIM16/17\_CR2) Address offset: 0x04 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|------------|-----------|-----------------|----------|-----------------|----------|-----------|----------|----------|-----------| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>OIS1N | 8<br>OIS1 | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3<br>CCDS | 2<br>Res | 1<br>Res | 0<br>CCPC | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 9 | OIS1N | RW | 0 | Output Idle state 1 (OC1N output) 0: OC1N = 0 after a dead-time when MOE = 0 1: OC1N = 1 after a dead-time when MOE = 0 Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BKR register). | | 8 | OIS1 | RW | 0 | Output Idle state 1 (OC1 output) 0: OC1 = 0 (after a dead-time if OC1N is implemented) when MOE = 0 1: OC1 = 1 (after a dead-time if OC1N is implemented) when MOE = 0 Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BKR register). | | 7:4 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 3 | CCDS | RW | 0 | Capture/compare DMA selection 0: CCx DMA request sent when CCx event occurs 1: CCx DMA requests sent when update event occurs | | 2:1 | Res | - | 0 | Reserved, must be kept at reset value. | | 0 | CCPC | RW | 0 | Capture/compare preloaded control 0: CCxE, CCxNE and OCxM bits are not preloaded 1: CCxE, CCxNE and OCxM bits are preloaded, after having been written, they are updated only when COMG bit is set. Note: This bit acts only on channels that have a complementary output. | ### 19.3.3. TIM16/17 DMA/interrupt enable register (TIM16/17\_DIER) Address offset: 0x0C Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|-------|-----|-----|-----|-------|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | CC1DE | UDE | BIE | Res | COMIE | Res | Res | Res | CC1IE | UIE | | | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------| | 31:10 | Reserved | 1 | 0 | Reserved, must be kept at reset value. | | 9 | CC1DE | RW | 0 | CC1DE: capture/compare 1 DMA request enable 0: capture/compare 1 DMA request disabled. 1: capture/compare 1 DMA request enabled. | | 8 | UDE | RW | 0 | UDE: Update DMA request enable 0: Update DMA request disabled. 1: Update DMA request enabled. | | 7 | BIE | RW | 0 | BIE: break interrupt enable 0: break interrupt disabled. 1: break interrupt enabled. | | 6 | Reserved | 1 | 0 | Reserved, must be kept at reset value. | | 5 | COMIE | RW | 0 | COMIE: COM interrupt enable 0: COM interrupt disabled. 1: COM interrupt enabled. | | 4:2 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 1 | CC1IE | RW | 0 | CC1IE: capture/compare 1 interrupt enable 0: capture/compare 1 interrupt disabled. 1: capture/compare 1 interrupt enabled. | | 0 | UIE | RW | 0 | UIE: Update interrupt enable 0: Update interrupt disabled. 1: Update interrupt enabled. | ### 19.3.4. TIM16/17 status register (TIM16/17\_SR) Address offset: 0x010 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|------|----|------|----|-------|----|----|----|-------|------| | Re | Re | Re | Re | Re | Re | Res | Re | Res | Re | Res | Re | Re | Re | Res | Res | | S | S | S | S | S | S | | S | | S | | S | S | S | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | Re | Re | Re | Re | Re | CC1O | Re | BIF | Re | COMIF | Re | Re | Re | CC1IF | UIF | | S | S | S | S | S | S | F | S | | S | | S | S | S | | | | _ | | | | | | RC_W | | RC_W | | RC_W | | | | RC_W | RC_W | | | | | | | | 0 | | 0 | | 0 | | | | 0 | 0 | | Bit | Name | R/W | Reset<br>Value | Function | |-------|----------|-------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 9 | CC1OF | Rc_w0 | 0 | capture/compare 1 over capture flag This flag can be set by hardware only when the corresponding channel is configured for input capture. Writing 0 clears this bit. 0: No overcapture is generated, 1: When CC1IF is set, the counter value has been captured into the TIMx_CCR1 register. | | 8 | Reserved | Rc_w0 | 0 | Reserved, must be kept at reset value. | | 7 | BIF | Rc_w0 | 0 | break Interrupt flag This bit is set by hardware once the break input is vaild. This bit can be cleared by software if the break input is invaild. 0: No break event is generated, 1: A valid level is detected on the break input. | | 6 | Reserved | _ | 0 | Reserved, must be kept at reset value. | | 5 | COMIF | Rc_w0 | 0 | COM interrupt flag This bit is set by hardware once a COM event is generated (when CcxE, CcxNE, OCxM have been updated). It is cleared by software. 0: No COM event is generated, 1: COM interrupt waiting for response | | 4:2 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 1 | CC1IF | Rc_w0 | 0 | Capture/Compare 1 Interrupt Flag If channel CC1 is configured in output mode: This bit is set by hardware when the counter value matches the compare value, except in center-align mode (refer to the CMS bit in the TIM1_CR1 register). It is cleared by software. 0: no match occurs, 1: The value of TIMx_CNT matches the value of TIMx_CCR1. If channel CC1 is configured in input mode: This bit is set by hardware when a capture event occurs, it is cleared by software or cleared by reading TIMx_CCR1. 0: No input capture is generated, 1: Input capture occurred and the counter value has been loaded into TIMx_CCR1 (edge detected on IC1 with the same polarity as selected). | | 0 | UIF | Rc_w0 | 0 | Update interrupt flag This bit is set by hardware on an update event. It is cleared by software. 0: No update occurred. 1: Update interrupt pending. This bit is set by hardware when the registers are updated: -At overflow or underflow regarding the repetition counter value and if UDIS = 0 in the TIMx_CR1 register. -When CNT is reinitialized by software using the UG bit in the TIMx_EGR register, if URS = 0 and UDIS = 0 in the TIMx_CR1 register. | ### 19.3.5. TIM16/17 event generation register (TIM16/17\_EGR) Address offset: 0x14 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------------|----------|-----------|----------|----------|-----------------|-----------|----------------| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>Res | 8<br>Res | <b>7</b><br>BG | 6<br>Res | 5<br>COMG | 4<br>Res | 3<br>Res | <b>2</b><br>Res | 1<br>CC1G | <b>0</b><br>UG | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 7 | BG | W | 0 | generate break event This bit is set by software to generate a break event and is automatically cleared by hardware. 0: no action, 1: Generate a break event. At this time, MOE = 0, BIF = 1, if the corresponding interrupt and DMA are enabled, the corresponding interrupt and DMA will be generated. | | 6 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 5 | COMG | W | 0 | Capture/compare events, generate control update This bit is set by software and automatically cleared by hardware. 0: no action, 1: When CCPC = 1, the CcxE, CcxNE, OCxM bits are al- lowed to be updated. Note: This bit is only valid for channels with complementary output. | | 4:2 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 1 | CC1G | W | 0 | Generate capture/compare 1 event This bit is set by software to generate a capture/compare event and is automatically cleared by hardware. 0: no action, 1: Generate a capture/compare event on channel CC1: If channel CC1 is configured as an output: Set CC1IF = 1, if the corresponding interrupt and DMA are enabled, the corresponding interrupt and DMA will be generated. If channel CC1 is configured as an input: The current counter value is captured to the TIMx_CCR1 register, and CC1IF = 1 is set. If the corresponding interrupt and DMA are enabled, the corresponding interrupt and DMA will be generated. If CC1IF is already 1, set CC1OF = 1. | | 0 | UG | w | 0 | Update generation This bit can be set by software, it is automatically cleared by hardware. 0: No action. 1: Re-initializes the timer counter and generates an update of the registers. Note that the prescaler counter is cleared too (but the prescaler ratio is not affected). If in center-align mode or DIR = 0 (upcounter), the counter will be cleared to 0, if DIR = 1 (downcounter), the counter will take the value of TIMx_ARR. | ### 19.3.6. TIM16/17 capture/compare mode register 1 (TIM16/17\_CCMR1) Address offset: 0x18 Reset value: 0x0000 0000 Output compare mode: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----------|-----|--------|---------|-------|--------|------|--------| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res 0 | C1M[2: | 0] | OC1PE | OC1FE | CC1S | 2[4:0] | | Res IC1F[3:0] | | IC1PS | SC[1:0] | | 5[1.0] | | | | | | | | | | | | RW | RW | RW | RW | RW | RW | R\ | W | #### Output compare mode | Bit | Name | R/W | Reset Value | Function | |------|-----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | Reserved | - | | Reserved, must be kept at reset value. | | 6:4 | OC1M[2:0] | RW | 00 | Output Compare 1 mode These bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits. 000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs. 001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1). 010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1). 011: Toggle - OC1REF toggles when TIMx_CNT = TIMx_CCR1. 100: Force inactive level - OC1REF is forced low. 101: Force active level - OC1REF is forced high. 110: PWM mode 1 - In upcounting, channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else inactive. In downcounting, channel 1 is inactive (OC1REF = '0') as long as TIMx_CNT > TIMx_CCR1 else active (OC1REF = '1'). 111: PWM mode 2 - In upcounting, channel 1 is inactive as long as TIMx_CNT < TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT > TIMx_CCR1 else inactive. Note: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S = '00' (the channel is configured in output). Note: In PWM mode 1 or 2, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from "frozen" mode to "PWM" mode. | | 3 | OC1PE | RW | 0 | Output Compare 1 Preload Enable 0: The preload function of the TIM1_CCR1 register is disabled, the TIM1_CCR1 register can be written at any time, and the new value takes effect immediately. 1: Enable the preload function of the TIM1_CCR1 register. The read and write operations are only performed on the preload register. The preload value of TIM1_CCR1 is loaded into the current register when the update event arrives. Note 1: This bit cannot be modified once the LOCK level is set to 3 (LOCK bit in the TIMx_BDTR register) and CC1S = 00 (the channel is configured as an output). Note 2: Only in single pulse mode, PWM mode can be used without confirming the preload register, otheRWise its action is undefined. | | 2 | OC1FE | RW | 0 | Output Compare 1 Fast Enable This bit is used to speed up the CC output's response to trigger input events. 0: CC1 operates normally according to the value of the counter and CCR1, even if the flip-flop is on. When the flip-flop input has an active edge, the minimum delay to activate the CC1 output is 5 clock cycles. 1: The active edge input to the flip-flop acts as if a compare match had occurred. Therefore, OC is set to the comparison level regardless of the comparison result. The delay between the active edge of the sampling flip-flop and the CC1 output is shortened to 3 clock cycles. OC1FE only works when the channel is configured in PWM1 or PWM2 mode. | | 1:0 | CC1S[1:0] | RW | 00 | Capture/Compare 1 Select. | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|--------------------------------------------------------------------------------------| | | | | | These 2 bits define the direction of the channel (input/out- | | | | | | put), and the selection of the input pins: 00: CC1 channel is configured as output, | | | | | | 01: CC1 channel is configured as output, | | | | | | Til, | | | | | | 10: Reserved | | | | | | 11: Reserved. | | | | | | Note: CC1S is writable only when the channel is off | | | | | | (CC1E = 0 in TIM16/17_CCER register). | ### Input Capture mode: | Bit | Name | R/W | Reset Value | Function | |------|-------------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | - | | Reserved, must be kept at reset value. | | 7:4 | IC1F[3:0] | RW | 0000 | Input capture 1 filter This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N events are needed to validate a transition on the output: 0000: No filter, sampling is done at fDTS 0001: fSAMPLING = fCK_INT, N = 2 0010: fSAMPLING = fCK_INT, N = 8 0100: fSAMPLING = fCK_INT, N = 8 0100: fSAMPLING = fDTS / 2, N = 6 0101: fSAMPLING = fDTS / 2, N = 8 0110: fSAMPLING = fDTS / 4, N = 8 1000: fSAMPLING = fDTS / 4, N = 8 1000: fSAMPLING = fDTS / 8, N = 8 1010: fSAMPLING = fDTS / 8, N = 8 1010: fSAMPLING = fDTS / 16, N = 5 1011: fSAMPLING = fDTS / 16, N = 6 1100: fSAMPLING = fDTS / 16, N = 8 1101: fSAMPLING = fDTS / 32, N = 5 1110: fSAMPLING = fDTS / 32, N = 6 1111: fSAMPLING = fDTS / 32, N = 6 | | 3:2 | IC1PSC[1:0] | RW | 00 | Input capture 1 prescaler This bit-field defines the ratio of the prescaler acting on CC1 input (IC1). The prescaler is reset as soon as CC1E = '0' (TIM1_CCER register). 00: no prescaler, capture is done each time an edge is detected on the capture input 01: capture is done once every 2 events 10: capture is done once every 4 events 11: capture is done once every 8 events | | 1:0 | CC1S[1:0] | RW | 00 | Capture/Compare 1 selection This bit-field defines the direction of the channel (in- put/output) as well as the used input. 00: CC1 channel is configured as output 01: CC1 channel is configured as input, IC1 is mapped on TI1 Other: Reserved Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIM16/17_CCER). | Table 19-1 output control bits for complementary OCx and OCxN channels with break feature | | · · | Control b | oits | | Output state | es | |-----|------|-----------|------|-------|--------------------------------------------------------------|----------------------------------------------------------------------| | MOE | OSSI | OSSR | CcxE | CcxNE | OCx output state | OCxN output state | | | | 0 | 0 0 | | Output disabled(Not driven by the timer) OCx = 0, OCx_EN = 0 | Output disabled(Not driven<br>by the timer) OCxN = 0,<br>OCxN_EN = 0 | | 1 | x | 0 | 0 | 1 | Output disabled(Not driven by the timer) OCx = 0, OCx_EN = 0 | OCxREF + Polarity OCxN = OCxREF xor CCxNP OCxN_EN = 1 | | | | 0 | 1 | 0 | OCxREF + Polarity OCx = OCxREF xor CCxP OCx_EN = 1 | Output disabled(Not driven by the timer), OCxN = 0, OCxN_EN = 0 | | | | Control b | oits | | Output stat | es | |-----|------|-----------|------|-------|--------------------------------------|---------------------------------------| | MOE | OSSI | OSSR | CcxE | CcxNE | OCx output state | OCxN output state | | | | 0 | 1 | 1 | | | | | | 1 | 0 | 0 | | | | | | 1 | 0 | 1 | | | | | | 1 | 1 | 0 | | | | | | 1 | 1 | 1 | OCREF+Polarity+dead time, OCx_EN = 1 | OCREF Complementary value (Not OCREF) | | | 0 | | 0 | 0 | | | | | 0 | | 0 | 1 | | | | | 0 | | 1 | 0 | | | | 0 | 0 | Х | 1 | 1 | | | | | 1 | ^ | 0 | | | | | | 1 | | 0 | 1 | _ | | | | 1 | | 1 | 0 | _ | | | | 1 | | 1 | 1 | | | ## 19.3.7. TIM16/17 capture/compare enable register (TIM16/17\_CCER) Address offset: 0x20 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|-----------------|----------|-----------------|----------|------------|------------|-----------|-----------| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>Res | 8<br>Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3<br>CC1NP | 2<br>CC1NE | 1<br>CC1P | O<br>CC1E | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 3 | CC1NP | RW | 0 | Input/Capture 1 complementary output polarity 0: OC1N active high 1: OC1N active low Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S = "00" (the channel is configured in output). | | 2 | CC1NE | RW | 0 | Input/Capture/ 1 complementary output enable 0: Off - OC1N is not active. OC1N level is then function of MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits. 1: On - OC1N signal is output on the corresponding output pin depending on MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits. | | 1 | CC1P | RW | 0 | Input/Capture 1 Output Polarity The CC1 channel is configured as an output: 0: OC1 active high 1: OC1 active low CC1 channel configured as input: The two bits of CC1NP/CC1P select whether the polarity signal of TI1FP1 or TI2FP1 is used as the trigger or capture signal. 00: Not inverted/rising edge: Capture occurs on the rising edge of TixFP1 (capture, reset trigger, external clock or trigger mode), TixFP1 is not inverted (gate trigger mode, code mode). 01: Inversion/Falling Edge: Not Inverted/Rising Edge: Capture occurs on the falling edge of TixFP1 (capture, reset trigger, external clock or trigger mode), TixFP1 is inverted (gate trigger mode, code mode). 10: Reserved, invalid configuration. 11: No reverse, double edge. Note: This bit cannot be modified once the LOCK level (LOCK bit in the TIMx_BDTR register) is set to 3 or 2 and CC1S = 00 (channel configured as output). | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | CC1E | RW | 0 | Input/Capture 1 Output Enable The CC1 channel is configured as an output: 0: Off - OC1 output is disabled, so the output level of OC1 depends on the value of the MOE, OSSI, OSSR, OIS1, OIS1N, CC1NE bits. 1: On - The OC1 signal is output to the corresponding output pin, and its output level depends on the value of the MOE, OSSI, OSSR, OIS1, OIS1N, CC1NE bits. The CC1 channel is configured as an input: This bit determines whether the value of the counter can capture the TIMx_CCR1 register. 0: Capture disabled 1: Capture enable | ### 19.3.8. TIM16/17 counter (TIM16/17\_CNT) Address offset: 0x24 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - 1 | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CNT[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|----------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CNT[15:0] | RW | 0 | Counter value | ## 19.3.9. TIM16/17 prescaler (TIM16/17\_PSC) Address offset: 0x28 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PSC[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | PSC[15:0] | RW | 0 | Prescaler value The counter clock frequency (CK_CNT) is equal to fCK_PSC / (PSC[15:0] + 1). PSC contains the value to be loaded in the active pre- scaler register at each update event (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in "reset mode"). | ### 19.3.10. TIM16/17 auto-reload register (TIM16/17\_ARR) Address offset: 0x2c Reset value: 0x0000 FFFF | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ARR[15:0] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | ARR[15:0] | RW | 0xFFFF | Auto-reload value ARR is the value to be loaded in the actual auto-reload register. The counter is blocked while the auto-reload value is null. | ## 19.3.11. TIM16/17 repetition counter register (TIM16/17\_RCR) Address offset: 0x30 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|----------|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res REP[7:0] | | | | | | | | | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | | | Reserved, must be kept at reset value. | | 7:0 | REP[7:0] | RW | 0 | Repetition counter value These bits allow the user to set-up the update rate of the compare registers (i.e. periodic transfers from preload to active registers) when preload registers are enable, as well as the update interrupt generation rate, if this interrupt is enable. Each time the REP_CNT related downcounter reaches zero, an update event is generated and it restarts counting from REP value. As REP_CNT is reloaded with REP value only at the repetition update event U_RC, any write to the TIMx_RCR register is not taken in account until the next repetition update event. It means in PWM mode (REP+1) corresponds to the number of PWM periods in edgealigned mode, the number of PWM half periods in center-aligned mode. | ## 19.3.12. TIM16/17 capture/compare register 1 (TIM16/17\_CCR1) Address offset: 0x34 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-------|-----|-----|-----|----------|-----|------------------|---------|-----|-----|-----|-----|-----|-----|-----| | Res | - | - | - | - | -( | <i>)</i> | - | - | - | - | - | - | - | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | CCR <sup>2</sup> | 1[15:0] | | | | | | | | | | RW/RO | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | Reserved, must be kept at reset value. | | 15:0 | CCR1[15:0] | RW | 0 | Capture/Compare 1 value Condition: channel CC1 is configured as output CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output. Condition: channel CC1 is configured as input: CCR1 is the counter value transferred by the last input capture 1 event (IC1). | ## 19.3.13. TIM16/17 break and dead-time register (TIM16/17\_BDTR) Address offset: 0x44 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|------|------|-----|----------------|-----|-----|-----|-----|-------|-----|-----|-----| | Res | - | - | - | - | - | - | - | | - | | | - | | - | - | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | _ | _ | _ | _ | | | | _ | | MOE | AOE | BKP | BKE | OSSR | OSSI | LOC | <b>(</b> [1:0] | | | | DTG | [7:0] | | | | | <b>5</b> 1/ | | D 04/ | | | |-------------|---------------|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | R/W | Reset Value | Function | | 31:16<br>15 | Reserved MOE | RW | 0 | Reserved, must be kept at reset value. Main output enable This bit is cleared asynchronously by hardware as soon as the break input is active. It is set by software or automatically depending on the AOE bit. It is acting only on the channels which are configured in output. 0: OC and OCN outputs are disabled or forced to idle state 1: OC and OCN outputs are enabled if their respective enable bits are set (CCxE, CCxNE in TIMx_CCER register) See OC/OCN enable description for more details (TIMx capture/compare enable register (TIMx_CCER)). | | 14 | AOE | RW | 0 | Automatic output enable 0: MOE can be set only by software 1: MOE can be set by software or automatically at the next update event (if the break input is not be active) Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). | | 13 | ВКР | RW | 0 | Break polarity 0: Break input BRK is active low 1: Break input BRK is active high Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). | | 12 | ВКЕ | RW | 0 | Break enable 0: Break inputs (BRK and BRK_ACTH) disabled 1, Break inputs (BRK and BRK_ACTH) enabled Note: This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register). | | 11 | OSSR | RW | 0 | Off-state selection for Run mode This bit is used when MOE = 1 on channels having a complementary output which are configured as outputs. OSSR is not implemented if no complementary output is implemented in the timer. See OC/OCN enable description for more details. 0: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal = 0) 1: When inactive, OC/OCN outputs are enabled with their inactive level as soon as CCxE = 1 or CCxNE = 1. Then, OC/OCN enable output signal = 1 Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register). | | 10 | OSSI | RW | 0 | Off-state selection for Idle mode This bit is used when MOE = 0 on channels configured as outputs. See OC/OCN enable description for more details. 0: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal = 0) 1: When inactive, OC/OCN outputs are forced first with their idle level as soon as CCxE = 1 or CCxNE = 1. OC/OCN enable output signal = 1. | | Bit | Name | R/W | Reset Value | Function | |-----|-----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register). | | 9:8 | LOCK[1:0] | RW | 00 | Lock configuration These bits offer a write protection against software errors. 00: LOCK OFF - No bit is write protected 01: LOCK Level 1 = DTG bits in TIMx_BDTR register, OISx and OISxN bits in TIMx_CR2 register and BKE/BKP/AOE bits in TIMx_BDTR register can no longer be written. 10: LOCK Level 2 = LOCK Level 1 + CC Polarity bits (CCxP/CCxNP bits in TIMx_CCER register, as long as the related channel is configured in output through the CCxS bits) as well as OSSR and OSSI bits can no longer be written. 11: LOCK Level 3 = LOCK Level 2 + CC Control bits (OCxM and OCxPE bits in TIMx_CCMRx registers, as long as the related channel is configured in output through the CCxS bits) can no longer be written. Note: The LOCK bits can be written only once after the re- set. Once the TIMx_BDTR register has been written, their content is frozen until the next reset. | | 7:0 | DTG[7:0] | RW | 0000 0000 | Dead-time generator setup This bit-field defines the duration of the dead-time inserted between the complementary outputs. DT correspond to this duration. DTG[7:5] = 0xx => DT = DTG[7:0]x tdtg with tdtg = tDTS DTG[7:5] = 10x => DT = (64+DTG[5:0])xtdtg with Tdtg = 2xtDTS DTG[7:5] = 110 => DT = (32+DTG[4:0])xtdtg with Tdtg = 8xtDTS DTG[7:5] = 111 => DT = (32+DTG[4:0])xtdtg with Tdtg = 16xtDTS Example if TDTS = 125ns (8MHz), dead-time possible values are: 0 to 15875 ns by 125 ns steps, 16 µs to 31750 ns by 250 ns steps, 32 µs to 63 µs by 1 µs steps, 64 µs to 126 µs by 2 µs steps Note: This bit-field can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register). | ## 19.3.14. TIM16/17 DMA control register (TIM16/17\_DCR) Address offset: 0x48 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|---------|-----|-----|-----|-----|-----|----------|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | | | DBL[4:0 | ] | | Res | Res | Res | DBA[4:0] | | | | | | | | | | | | RW | RW | | | | RW | RW | RW | RW | RW | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:13 | Reserved | | | Reserved, must be kept at reset value. | | 12:8 | DBL[4:0] | RW | 0 0000 | DMA burst length This 5-bit vector defines the length of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIM16/17_DMAR address), Transfers can be in half-words or in bytes. 00000: 1 transfer 00001: 2 transfers 00010: 3 transfers | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 10001: 18 transfers. | | 7:5 | Reserved | RW | 0 | Reserved, must be kept at reset value. | | 4:0 | DBA[4:0] | RW | 0 0000 | DMA base address This 5-bits vector defines the base-address for DMA transfers (when read/write access are done through the TIM16/17_DMAR address). DBA is defined as an offset starting from the address of the TIM16/17_CR1 register. Example: 00000: TIM16/17_CR1 00001: TIM16/17_CR2 00010: TIM16/17_SMCR | # 19.3.15. DMA address for full transfer (TIM16/17\_DMAR) Address offset: 0x4C Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|---------------------------------------------------------------------|----|----|----|----|----|-------|------|----|----|----|----|----|----|----| | | DMAB[31:16] | | | | | | | | | | | | | | | | | RW | | | | | | | | | | | | | | | | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | 0 | | | | | | | | | D | MAB[1 | 5:0] | | | | | | | | | | RW | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |------|------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | DMAB[31:0] | RW | 0 | DMA register for burst accesses A read or write access to the DMAR register accesses the register located at the Address: "(TIM16/17_CR1 address) + DBA + (DMA index)" in which: TIM16/17_CR1 address is the address of the control register 1, DBA is the DMA base address configured in TIM16/17_DCR register, DMA index is the offset automatically controlled by the DMA transfer, depending on the length of the transfer DBL in the TIM16/17_DCR register. | # 19.3.16. TIM16/17 register map | O ff s e t | Regis-<br>ter | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | œ | 7 | 9 | 5 | 4 | က | 2 | 1 | 0 | |-------------|-----------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|----------|------|------|------|-------|------|------|------|-------|------| | 0<br>x<br>0 | TIMx_<br>CR1 | Res. CKD[1:0] | | ARPE | Res. | Res. | Res. | OPM | URS | SIDN | CEN | | 0 | Reset value | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | | 0<br>x<br>0 | TIM16<br>/17_C<br>R2 | Res. OIS1N | OIS1 | Res. | Res. | Res. | Res. | CCDS | Res. | Res. | CCPC | | 4 | Reset value | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | | | | | 0 | | | 0 | | 0<br>x<br>0 | TIM16<br>/17_DI<br>ER | Res. CC1DE | UDE | BIE | Res. | COMIE | Res. | Res. | Res. | CC11E | UIE | | C | Reset value | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | | 0 | | | | 0 | 0 | | 0<br>x<br>1 | TIM16<br>/17_S<br>R | Res. Res, | Res. CC10F | Res. | BIF | Res. | COMIF | Res. | Res. | Res. | CC11F | UIF | | 0 | Reset value | | | | | | | | | | | | | | | | | | | | | | | 0 | | 0 | | 0 | | | | 0 | 0 | | O<br>ff<br>s<br>e<br>t | Regis-<br>ter | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | | | 3 | 2 | 1 | 0 | |------------------------|--------------------------------------------------------------------------|------|------|------|------|------|------|----------|------|------|------|------|------|------|------|------|------|---------|------|------|------|------|-------|------------|-------------|------|------|------------|----------|-------------|---------|-----------|----------| | 0<br>x | TIM16<br>/17_E<br>GR | Res. BG | Res. | COMG | Res. | Res. | Res. | CC1G | NG | | 1 4 | Reset<br>value | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | 0 | | | | 0 | 0 | | 0<br>x<br>1<br>8 | TIM16<br>/17_C<br>CMR1<br>(out-<br>put<br>com-<br>pare<br>mode)<br>Reset | Res. | OC1M [2:0] | | OC1PE | OC1FE | | | | | value<br>TIM16 | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1<br>8 | /17_C<br>CMR1<br>(Input<br>Cap-<br>ture<br>mode) | Res. IC | C1F | [3:0 | )] | IC108C[1.0] | 6:100 | CC1S[1:0] | 515 | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>2<br>0 | TIM16<br>/17_C<br>CER<br>Reset | Res. O CC1NP | O CC1NE | O CC1P | O CC1E | | 0 | value<br>TIM16<br>/17_C | Res. | Res. | Res. | Res. | Res. | Res. | S. | Res. | Res. | S. | S. | Res. | Res. | Res. | Res. | Res. | | | | | | | | NTI | 15:0 | 11 | | | Ů | | ١ | | | 2<br>4 | NT<br>Reset | Re | Re | Re | Re | Re | Re | Res | Re | Re | Res | Res | Re | Re | R | Re | Re | | | | • | | | | | | | _ | | • | | _ | _ | | 0 | value<br>TIM16 | S. | S. | S. | S. | S. | iS. | S. | S. | S. | S. | S. | S | S, | S. | S. | S. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | x<br>2 | /17_P<br>SC<br>Reset | Res Re | Res | Res | Re | Res | 0 | 0 | 0 | 0 | 0 | 0 | | | 15:0 | | _ | 0 | 0 | 0 | ٥ | _ | | 0 | value<br>TIM16 | S. S) | S. | Š. | S. | S. | S. | S. | S. | S. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | х<br>2 | /17_A<br>RR<br>Reset | Res Re | Res | Res | Res | Res | | | | | | | А | KKĮ | 15:0 | | | | | | 1 | | | 0 | value<br>TIM1_ | S. Š. | S. 1<br>.s | 1 | 1 | 1 | 1 | 1<br> | 1<br>.s | S | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | х<br>3 | RCR<br>Reset | Res. | Res | Res | Res | Res | Res | 20 | Res. | Res 0 | 0 | 0 | REP<br>0 | 0:1 | 0 | 0 | 0 | | 0 | value<br>TIM1_ | Res. | Res. | es. | es. | es. | Res. | | | | | | C | CR1 | [15: | | | Ū | Ū | ۰ | | $\dashv$ | | 3<br>4 | CCR1<br>Reset<br>value | R | 04 | R | R | IR | R | <u>~</u> | Υ. | K | Œ | Œ | Œ | X | Œ | K | K | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>4 | TIM1_<br>BDTR | Res. MOE | AOE | BKP | BKE | OSSR | OSSI | 1 OCK14.01 | LOCIVI 1:0] | | | [ | OTG | [7:0 | ] | | | | 4 | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1_<br>DCR | Res. | DE | 3L[4 | :0] | | F | Res. | | | | DBA | [4:0] | ] | | | 4<br>8 | Reset value | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | TIM1_<br>DMAR | Res. | | | | | | DN | ИΑВ | [15: | 0] | | | | | | | | 4<br>C | Reset<br>value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 20. Low power timer (LPTIM) #### 20.1. Introduction LPTIM is a 16-bit timer. The ability of LPTIM to wake up the system from a low-power mode makes it suitable for implementing low-power applications. LPTIM introduces a flexible clocking scheme that provides the required functionality and performance while minimizing power consumption. #### 20.2. LPTIM main features - 16-bit up counter - 3-bit prescaler with 8 possible division factors (1, 2, 4, 8, 16, 32, 64, 128) - Optional clock - Internal clock source: LSI or APB clock - 16-bit ARR reload register - Single mode ## 20.3. LPTIM functional description #### 20.3.1. LPTIM block diagram Figure 20-1 LPTIM block diagram #### 20.3.2. LPTIM pins and internal signals Table 20-1 LPTIM Internal Signals | Names | Signal type | Description | |--------------|----------------|------------------------| | lptim_pclk | Digital input | LPTIM APB clock domain | | lptim_ker_ck | Digital input | LPTIM kernel clock | | lptim_it | Digital output | LPTIM global interrupt | | lptim_wakeup | Digital output | LPTIM wakeup event | #### 20.3.3. LPTIM reset and clock LPTIM can use multiple clock sources for count. Through the RCC module, it can be clocked with an internal clock signal (the clock signal can be selected among APB, LSI sources). #### 20.3.4. Prescaler LPTIM 16-bit counter driven by a configurable 2 power prescaler control. The prescaler division ratio is controlled by PRESC[2:0]. The following table lists all cases: Table 20-2 prescale factor | Programming | Dividing factor | |-------------|-----------------| | 000 | /1 | | 001 | /2 | | 010 | /4 | | 011 | /8 | | 100 | /16 | | 101 | /32 | | 110 | /64 | | 111 | /128 | #### 20.3.5. Operating mode LPTIM has only one use timer mode. ■ Single mode: The timer starts from a trigger event and stops when the ARR value is reached. To enable single counting, the SNGSTRT bit must be set. A new trigger event will restart the timer. Any trigger events after the counter has started and before the ARR is reached will be ignored. #### 20.3.6. Register update The PRELOAD bit controls how the LPTIM\_ARR register is updated: - When the PRELOAD bit is reset to '0': The LPTIM\_ARR register is updated immediately after any write access. - When the PRELOAD bit is set to '1': If the timer has already started, LPTIM\_ARR will be updated at the end of the current period. The LPTIM APB interface and the LPTIM Kernel logic use different clocks, so there is a certain delay when the APB is written and the written value is applied to the counter comparator. During this delay period, any additional writes to these registers must be avoided. #### 20.3.7. Enable timer The ENABLE bit in the LPTIM\_CR register is used to enable/disable the LPTIM core logic. After setting the ENABLE bit, a delay of two counter clocks is required to enable LPTIM. The LPTIM\_CFGR and LPTIM\_IER registers can only be modified when LPTIM is disabled. #### 20.3.8. Counter reset INDANG In order to reset the contents of the LPTIM\_CNT register, a reset mechanism is provided: #### Asynchronous reset mechanism: Asynchronous reset is controlled by the RSTARE bit in the LPTIM\_CR register. When this bit is set to 1, any access to the LPTIM\_CNT register resets its contents to zero. Note that in order to reliably read the LPTIM\_CNT register, two read accesses must be performed and the results are compared. If the results are consistent, the read value is considered to be reliable. #### Notice: - When asynchronous reset is enabled, the first read will reset the LPTIM\_CNT, the second read can read the count result of the LPTIM\_CNT register. - When the LPTIM count clock selects PCLK/HSI, the read value cannot be guaranteed to be reliable even if it is accessed twice in a row. #### 20.3.9. Debug mode When the microcontroller enters debug mode, the LPTIM counter either continues to work normally or stops, depending on DBG\_TIMx\_STOP configuration bit in DBG module. ## 20.4. LPTIM low power mode Table 20-3 The difference between different low power modes of LPTIM | Mode | Description | |-------|-----------------------------------------------------------------------------------------| | Sleep | No effect. LPTIM interrupts cause the device to exit Sleep mode. | | Stop | No effect when LPTIM is clocked by LSI. LPTIM interrupts cause the device to exit Stop. | ## 20.5. LPTIM interrupt The following events will generate interrupt/wake-up events if they are enabled in the LPTIM\_IER register: #### Auto-reload match Note: If the corresponding bit in the LPTIM\_IER register (interrupt enable register) is set to 1 after the corresponding flag in the LPTIM\_ISR register (status register) is set to 1, no interrupt will be generated. | Interrupt event | Description | |-----------------|------------------------------------------------------------------------------------------------------| | Auto-reload | When the content of the counter register (LPTIM_CNT) matches the content of the auto-reload register | | match | (LPTIM_ARR), the interrupt flag is set | ## 20.6. LPTIM register #### 20.6.1. LPTIM interrupt and status register (LPTIM ISR) Address offset: 0x000 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|------|---| | Res | | | | | ARRM | | | | | | | | | | | | | | | | | r | | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | Reserved | - | 0 | | | 1 | ARRM | R | 0 | Auto-reload match ARRM is set by hardware to inform the application that the LPTIM_CNT register value matches the LPTIM_ARR register value. Writing a 1 to the ARRMCF bit of the LPTIM_ICR register clears the ARRM flag. | | 0 | Reserved | | | | ## 20.6.2. LPTIM interrupt clear register (LPTIM\_ICR) Address offset: 0x004 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res ARRM<br>CF | Res | | | | | | | | | | | | | | | | W | | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-----------------------------------------------------------------------------------------------------| | 31:2 | Reserved | - | 0 | | | 1 | ARRMCF | RW | 0 | Auto-reload match clear flag Writing a 1 to this bit clears the ARRM flag in the LPTIM_ISR register | | 0 | Reserved | | | | # 20.6.3. LPTIM interrupt enable register (LPTIM\_IER) Address offset: 0x008 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res ARRM<br>IE | Res | | | | | | | | | | | | | | | | RW | | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-----------------------------------------------------------------------------------------| | 31:2 | Reserved | - | 0 | | | 1 | ARRMIE | RW | 0 | Auto-reload match interrupt enable 0: ARRM interrupt disabled 1: ARRM interrupt enabled | | 0 | Reserved | | | | ## 20.6.4. LPTIM configuration register (LPTIM\_CFGR) Address offset: 0x00C | 31 30 29 28 27 26 | 3 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------------------|------|----|----|----|----|----|----|----|----|----| |-------------------|------|----|----|----|----|----|----|----|----|----| | Res PRE-<br>LOAD | Res | Res | Res | Res | Res | Res | |-----------|-----------|-----|-----------|------------------|-----------|----------|----------|-----------------|--------------|-----------------|----------|-----|----------|-----|-----| | | | | | | | | | | RW | | | | | | | | 45 | | 40 | 4.0 | | | _ | | | | _ | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | Res | 12<br>Res | 11<br>PRESC[2:0] | 10<br>Res | 9<br>Res | 8<br>Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | Res | 2<br>Res | 1 | 0 | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:23 | Reserved | - | 0 | | | 22 | PRELOAD | RW | 0 | Register update mode The preload bit controls the LPTIM_ARR register update mode 0: Update registers after each APB bus write access 1: Registers are updated at the end of the current LPTIM period | | 21:12 | Reserved | | | | | 11:9 | PRESC[2:0] | RW | 0 | clock prescaler The PRESC bits configure the prescaler division factor. It can be a factor in the following divisions: 000:/1 001:/2 010:/4 011:/8 100:/16 101:/32 110:/64 111:/128 | | 8:0 | Reserved | - | 0 | Reserved, must be kept at reset value. | # 20.6.5. LPTIM control register (LPTIM\_CR) Address offset: 0x010 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res RST | Res | Res | SNG | ENA | | Res | Res | Res | Kes | Kes | Kes | Res | Res | Kes | Kes | Kes | ARE | Kes | Kes | STRT | BLE | | | | | | | | | | | | | RW | | | RW | RW | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | Reserved | - | 0 | | | 4 | RSTARE | RW | 0 | Reset enable after read This bit is set and cleared by software. When RSTARE is set to '1', any read access to the LPTIM_CNT register will asynchronously reset the LPTIM_CNT register contents. | | 3:2 | Reserved | - | 0 | | | 1 | SNGSTRT | RW | 0 | LPTIM starts single mode. This bit is set by software and cleared by hardware. Setting this bit will start LPTIM in single-pulse mode. Note: This bit can only be set when LPTIM is enabled. It will be reset automatically by hardware. | | 0 | ENABLE | RW | 0 | LPTIM enable bit, set and cleared by software 0: LPTIM disabled 1: LPTIM enabled | # 20.6.6. LPTIM auto-reload register (LPTIM\_ARR) Address offset: 0x018 Reset value: 0x0000 0001 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 1 | |----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---| |----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---| | Res |-----|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | - | RR[15 | :0] | | | | | | | | | RW | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | - | 0 | Reserved, must be kept at reset value. | | 15:0 | ARR | RW | 0x0001 | Auto-reload value ARR is the auto-reload value of LPTIM This register can only be updated when LPTIM is enabled | ## 20.6.7. LPTIM counter (LPTIM\_CNT) Address offset: 0x01C Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | ( | CNT[15 | :0] | | | | | · | | | | | | | | | | | D | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | - | 0 | | | 15: 0 | CNT | R | 0 | counter value When LPTIM is running on an asynchronous clock, reading the LPTIM_CNT register may return unreliable values. So in this case it is necessary to perform two consecutive read accesses and verify that the two values returned are the same. A read access can be considered reliable when the values of two consecutive read accesses are equal. | # 20.6.8. LPTIM register map | _ | | | | | | | | | | | | | | $\rightarrow$ | | | | | | | | | | | | - 1 | | - 1 | - 1 | | | - 1 | _ | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|---------|------|------|---------------|------|------|------|------|------|------|------|------|-------------|------|------|------|------|------|------|------|------|-------|------| | O<br>ff<br>s<br>et | Reg<br>iste<br>r | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 80 | 7 | 9 | 5 | 4 | 3 | 2 | 1 | 0 | | 0<br>x | LPT<br>IM_I<br>SR | Res. ARRM | Res. | | 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | | 0<br>x | LPT<br>IM_I<br>CR | Res. ARRMC | Res. | | 0 4 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | | 0<br>x | LPT<br>IM_I<br>ER | Res. ARRMI | Res. | | 0 8 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | | 0<br>x<br>0<br>C | LPT<br>IM_<br>CF<br>GR | Res. PRELOAD | Res. | PRESC [2:0] | | Res. | O<br>ff<br>s<br>et | Reg<br>iste<br>r | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | က | 2 | 1 | 0 | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------------|--------|------|------|--------|--------| | | Re-<br>set<br>valu<br>e | | | | | | | | | | 0 | | | | | | | | | | | 0 | 0 | 0 | | | | | | | | | | | 0<br>x | LPT<br>IM_<br>CR | Res. RSTARE | Res. | Res. | SNGSTR | ENABLE | | 1 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | | 0 | 0 | | 0<br>x | LPT<br>IM_<br>AR<br>R | Res. | | | | | | Α | RR[ | 15:0 | )] | | | | | | | | 1 8 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0<br>x | LPT<br>IM_<br>CN<br>T | Res. | | • | | | | C | :NT[ | 15:0 | )] | <b>&gt;</b> | | | | | | | 1<br>C | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 21. Independent watchdog (IWDG) #### 21.1. Introduction Independent watchdog is integrated in the chip, and this module has the characteristics of high-security level, accurate timing and flexible use. IWDG finds and resolves functional malfunctions due to software failure and triggers system reset when the counter reaches the specified timeout value. The IWDG is clocked by LSI and thus stay active even if the main clock fails. The IWDG is the best suited to applications that require the watchdog to run as a totally independent process outside the main application, without having high timing accuracy constraints. ### 21.2. IWDG main features - Free-running downcounter - Clocked from an independent RC oscillator (can operate in Standby and Stop modes) - Conditional reset - Reset when the downcounter value of 0x000 is reached ## 21.3. IWDG functional description #### 21.3.1. IWDG block diagram Figure 21-1 IWDG block diagram When the independent watchdog is started by writing the value 0x0000 CCCC in the Key register (IWDG\_KR), the counter starts counting down from the reset value of 0xFFF. When it reaches the end of count value (0x000) a reset signal is generated (IWDG reset). Whenever the key value 0x0000 AAAA is written in the IWDG\_KR register, the IWDG\_RLR value is reloaded in the counter and the watchdog reset is prevented. Once it starts running, IWDG cannot be stopped. #### 21.3.2. Hardware watchdog If the "Hardware watchdog" feature is enabled through the device option bits, the watchdog is automatically enabled at power-on, and generates a reset unless the Key register is written by the software before the counter reaches end of count. #### 21.3.3. Register access protection Write access to the IWDG\_PR and IWDG\_RLR registers is protected. A write access to this register with a different value will break the sequence and register access will be protected again. This implies that it is the case of the reload operation (writing 0x0000 AAAA). A status register is available to indicate that an update of the prescaler or the down-counter reload value is on going. ### 21.3.4. Debug mode This function can only be used if the system supports DBG MCU. When the microcontroller enters debug mode, the IWDG counter either continues to work normally or stops, depending on DBG\_IWDG\_STOP configuration bit in DBG module. ## 21.4. IWDG registers ### 21.4.1. Key register (IWDG\_KR) Address offset: 0x00 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | KEY | [15:0] | | | | | | | | | | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | RES | - | Reserved | | 15:0 | KEY[15:0] | w | 0x00 | Key value. These bits must be written by software at regular intervals with the key value 0XAAAA, otheRWise the watchdog generates a reset when the counter reaches 0. Writing the key value 0x5555 to enable access to the IWDG_PR and IWDG_RLR registers. Writing the key value 0xCCCC starts the watchdog (except if the hardware watchdog option is selected) | #### 21.4.2. Prescaler register (IWDG\_PR) Address offset: 0x04 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | • | _ | • | U | • | | • | _ | • | • | | Res | PR[2:0] | | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------| | 31:3 | Reserved | RES | - | Reserved | | Bit | Name | R/W | Reset Value | Function | |-----|---------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | PR[2:0] | RW | 0 | Prescaler divider. They are select the prescaler divider feeding the counter clock by set this register. PVU bit of IWDG_SR must be reset in order to be able to change the prescaler divider. 000: divider /4 001: divider /8 010: divider /16 011: divider /32 100: divider /64 101: divider /128 110: divider /256 111: divider /256 | ### 21.4.3. Reload register (IWDG\_RLR) Address offset: 0x08 Reset value: 0x0000 0FFF | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | Res | | | | | | RL[1 | 1:0] | | | | | | | | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | Reserved | RES | - | Reserved | | 11:0 | RL[11:0] | RW | 0 | IWDG counter reload value. RL value will be loaded in the counter each time when the value 0xAAAA is writtern in the IWDG_KR register. The watchdog counter counts down from this value. The timeout period is a function of this value and the clock prescaler. The RVU bit in the IWDG_SR register must be reset in order to be able to change the reload value. | ## 21.4.4. Status register (IWDG\_SR) Address offset: 0x0C **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|-----------------|----------|-----------------|----------|-----------------|----------|----------|-----------------|-----------------|-----------------| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | <b>9</b><br>Res | 8<br>Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3<br>Res | <b>2</b><br>Res | <b>1</b><br>RVU | <b>O</b><br>PVU | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | Reserved | RES | - | Reserved | | 1 | RVU | R | 0 | Watchdog counter reload value update This bit is set by hardware to indicate that an update of the reload value is ongoing. It is reset by hardware when the reload value update operation is completed. | | 0 | PVU | R | 0 | Watchdog prescaler value update This bit is set by hardware to indicate that an update of the prescaler value is ongoing. It is reset by hardware when the prescaler update operation is completed. | It is mandatory to wait until RVU bit is reset before changing the IWDG\_RLR, to wait until PVU bit is reset before changing the IWDG\_PR. However, after updating the IWDG\_PR and/or the IWDG\_RLR, it is not necessary to wait until IWDG\_SR.PVU or IWDG\_SR.RVU is reset before continuing code execution ## 21.4.5. IWDG register map | O<br>ff<br>s<br>et | Re<br>gis<br>ter | 31 | | | | | | | | | | 21 | | | | | 16 | | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | • | 4 | 3 4 | 2 3 | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|---|------|------| | 0<br>x | DG<br>_K<br>R | Res | | | | | | K | EY[ | 15:0 | )] | | | | | | | 0 | Re-<br>set<br>val<br>ue | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 0 | | 0<br>x<br>0 | IW<br>DG<br>P<br>R | Res. | Res. | Res. | | 0<br>x<br>0<br>8 | IW<br>DG<br>_R<br>LR | Res. 0 | 0 | 0 | 0 | 0 | RL[1 | 1:0] | 1 | | 0 | 0 0 | | 0<br>x<br>0 | IW<br>DG<br>_S<br>R | Res. 4 | Res. | | Res. | Res. | | | Res. | | | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | # 22. System window watchdog (WWDG) #### 22.1. Introduction The system window watchdog (WWDG) is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the contents of the downcounter before the T6 bit becomes cleared. An MCU reset is also generated if the 7-bit downcounter value (in the control register) is refreshed before the downcounter has reached the window register value. This implies that the counter must be refreshed in a limited window. The WWDG clock is prescaled from the APB clock and has a configurable time-window that can be programmed to detect abnormally late or early application behavior. The WWDG is best suited for applications which require the watchdog to react within an accurate timing window. #### 22.2. WWDG main features - Programmable free-running downcounte - Conditional reset - Reset when the downcounter value becomes less than 0x40 - Reset if the downcounter is reloaded outside the window - Early wakeup interrupt(EWI): triggered (if enabled and the watchdog activated) when the downcounter is equal to 0x40. ## 22.3. WWDG functional description If the watchdog is activated (the WDGA bit is set in the WWDG\_CR register) and when the 7-bit downcounter (T[6:0] bits) is decremented from 0x40 to 0x3F (T6 becomes cleared), it initiates a reset. If the software reloads the counter while the counter is greater than the value stored in the window register, then a reset is generated. The application program must write in the WWDG\_CR register at regular intervals during normal operation to prevent an MCU reset. This operation must occur only when the counter value is lower than the window register value and higher than 0x3F. The value to be stored in the WWDG\_CR register must be between 0xFF and 0xC0. #### 22.3.1. WWDG block diagram Figure 22-1 Window watchdog block diagram #### 22.3.2. Enabling the watchdog When the user selects "software WWDG" in the WWDG\_SW bit in the option byte, the watchdog is usually disabled after reset. Then by setting the WDGA bit in the WWDG\_CR register, the WWDG module is enabled and then cannot be disabled unless a reset occurs. When the user selects "hardware WWDG" in WWDG\_SW in the option byte, the module is usually enabled after reset and cannot be disabled. #### 22.3.3. Controlling the downcounter This downcounter is free-running, counting down even if the watchdog is disabled. When the watchdog is enabled, the T6 bit must be set to prevent generating an immediate reset. The T[5:0] bits contain the number of increments which represents the time delay before the watchdog produces a reset. The configuration register (WWDG\_CFR) contains the high limit of the window: to prevent a reset, the downcounter must be reloaded when its value is lower than the window register value and greater than 0x3F. Another way to reload the counter is to use the Early Wakeup Interrupt (EWI). This interrupt is enabled by setting the EWI bit in the WWDG\_CFR register. When the down counter reaches 0x40, this interrupt is generated, and the corresponding interrupt service routine (ISR) can be used to load the counter to prevent the WWDG from being reset. This interrupt can be cleared by writing '0' in the WWDG\_SR register. #### 22.3.4. Advanced watchdog interrupt feature The Early Wakeup Interrupt (EWI) can be used if specific safety operations or data logging must be performed before the actual reset is generated. The EWI interrupt is enabled by setting the EWI bit in the WWDG\_CFR register. When the downcounter reaches the value 0x40, an EWI interrupt is generated and the corresponding interrupt service routine (ISR) can be used to trigger specific actions (such as communications or data logging), before resetting the device. ### 22.3.5. How to program the watchdog timeout When writing to the WWDG\_CR register, always write 1 in the T6 bit to avoid generating an immediate reset Figure 22-2 Window watchdog timing diagram The formula to calculate the timeout value is given by: $t_{WWDG} = t_{PCLK} \times 4096 \times 2^{WWDGTB[1:0]} \times (T[5:0] + 1)$ (ms) # 22.4. WWDG registers ### 22.4.1. Control register (WWDG\_CR) Address offset: 0x00 Reset value: 0x0000 007F | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|------------------|-----|-----|-----|-----------------|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>Res | 8<br>Res | <b>7</b><br>WDGA | 6 | 5 | 4 | <b>3</b> T[6:0] | 2 | 1 | 0 | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | Reserved | RES | - | Reserved | | 7 | WDGA | RS | 0 | Activation bit This bit is set by software and only cleared by hardware after a reset. When WDGA = 1, the watchdog can generate a reset. 0: Watchdog disabled | | Bit | Name | R/W | Reset Value | Function | |-----|--------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 1: Watchdog enabled | | 6:0 | T[6:0] | RW | 32'h7F | 7-bit counter (MSB to LSB) These bits contain the value of the watchdog counter. It is decremented every (4096x2 <sup>wdgtb</sup> ) PCLK cycles. A reset is produced when it is decremented from 0x40 to 0x3F (T6 becomes cleared). | ## 22.4.2. Configuration register (WWDG\_CFR) Address offset: 0x04 Reset value: 0x0000 007F | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|----------|-----------|--------------------|-----|-----|-----|--------------------|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>EWI | 8<br>WDG1 | <b>7</b><br>B[1:0] | 6 | 5 | 4 | <b>3</b><br>W[6:0] | 2 | 1 | 0 | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | Reserved | RES | - | Reserved | | 9 | EWI | RS | 0 | Early wakeup interrupt When set, an interrupt occurs whenever the counter reaches the value 0x40. This interrupt is only cleared by hardware after a reset. | | 8:7 | WDGTB[1:0] | RW | 2'b0 | Timer base The time base of the prescaler can be modified as follows: 00: CK Counter Clock (PCLK div 4096) div 1 01: CK Counter Clock (PCLK div 4096) div 2 10: CK Counter Clock (PCLK div 4096) div 4 11: CK Counter Clock (PCLK div 4096) div 8 | | 6:0 | W[6:0] | RW | 7'h7F | 7-bit window value These bits contain the window value to be compared to the downcounter. | ## 22.4.3. Status register (WWDG\_SR) Address offset: 0x08 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|-----------------|----------|-----------------|----------|-----------------|----------|----------|-----------------|----------|------------------| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | <b>9</b><br>Res | 8<br>Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3<br>Res | <b>2</b><br>Res | 1<br>Res | <b>0</b><br>EWIF | | Bit | Name | R/W | Reset Value | Function | |------|----------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | Reserved | RES | - | Reserved | | 0 | EWIF | RC_W0 | 0 | Early wakeup interrupt flag This bit is set by hardware when the counter has reached the value 40h. It must be cleared by software by writing '0'. A write of '1' has no effect. This bit is also set if the interrupt is not enabled. | ## 22.4.4. WWDG register map | O<br>ff<br>s<br>et | Reg<br>iste<br>r | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|---------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|---|---|----|-------|---|---|---| | 0<br>x<br>0<br>0 | WW<br>DG C <sub>I</sub> R | Res. WDGA | | | T[ | [6:0] | | | | | O<br>ff<br>s<br>et | Reg<br>iste<br>r | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----------|------|------|------|------|------|------|------|------| | | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0<br>x | WW DG CF R | Res. EWI | WDGTB[1:0 | ] | | | Т | [6:0 | ] | | | | 0 4 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0<br>x | WW<br>DG<br>S<br>R | Res. EWIF | | 8 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | # 23. Real-time clock (RTC) #### 23.1. Introduction The real-time clock (RTC) is an independent timer/counter. The RTC module has a set of continuous counting counters, which can provide the function of clock-calendar under the corresponding software configuration. Modifying the value of the counter can reset the current time and date of the system. #### 23.2. RTC main features - Programmable prescale factor: up to 2<sup>20</sup> - 32-bit programmable counter for longer time period measurement - Two separate clocks: PCLK and RTC clock for APB interface (PCLK clock frequency is more than four times faster than RTC clock frequency) - Three RTC clock sources: - > HSE clock divided by 128 - > LSI oscillator clock - Three dedicated maskable interrupts: - > Alarm interrupt, used to generate a software programmable alarm interrupt - Second interrupt, Used to generate a programmable periodic interrupt signal (up to 1 second) - Overflow interrupt, indicating that the internal programmable counter overflows and rolls back to 0 ## 23.3. RTC functional description #### 23.3.1. Overview The RTC consists of two main parts (see diagram below). The first part (APB interface) is used to connect with the APB bus. The other part (RTC core) consists of a set of programmable counters, divided into two main modules: The first module is the prescaler module of the RTC, which can be programmed to generate the RTC time base TR\_CLK up to 1 second. The RTC prescaler module contains a 20-bit programmable divider (RTC prescaler). The RTC generates an interrupt (seconds interrupt) in every TR\_CLK cycle if the corresponding enable bit is set in the RTC\_CR register. The second module is a 32-bit programmable counter that can be initialized to the current system time. The system time is accumulated in TR\_CLK cycles and compared with the programmable time stored in the RTC\_ALR register. If the corresponding enable bit is set in the RTC\_CR control register, an alarm interrupt will be generated on a compare match. Figure 23-1 RTC block diagram The DBP bit of the PWR\_CR1 register is used to control the write protection disable to the RTC register. By default, DBP = 0, the RTC register cannot be written and accessed, and the RTC register can be written only after the software sets the DBP. #### 23.3.2. Resetting RTC register All registers of RTC are reset from power-on reset (POR/PDR/BOR) and software reset of RTC (RCC\_BDCR.16), and the rest of reset sources (NRST/IWDG/WWDG/OBL/SYSRESETREQ) have no effect. Note that when the reset source for the RTC module cannot be generated, not only the RTC module cannot be reset, but also the clock source enable signal sent to the RTC module cannot be reset, nor the clock source selection control sent to the RTC module. #### 23.3.3. Reading RTC register The RTC core and the APB clock are completely independent. The values of the RTC\_DIV, RTC\_CNT, and RTC\_ALR registers accessed by the configuration software are all through the APB interface, but the update of the relevant readable registers is internally first passed through the rising edge of the RTC clock, and then synchronized again using the APB clock. The same is true for the flag register of the RTC. If the APB interface has been disabled before, and the read operation is performed immediately after the APB interface is enabled (at this time, before the register is updated for the first time), the read operation may be corrupted (usually read returns 0). This situation will occur in the following situations: - System reset or power-on reset - The chip just exits stop mode In all the above-mentioned situations, the RTC core circuit keeps running, and the APB interface is turned off (reset or no clock). Correspondingly, when reading the RTC register, after the RTC APB interface has been closed, the software must wait for the RSF bit (register synchronization flag) of the RTC\_CRL register to be set by hardware. #### 23.3.4. Configuring RTC register The RTC\_PRL, RTC\_CNT, RTC\_ALR registers can only be written to by entering the configuration mode by setting the CNF bit of the RTC\_CRL register. In addition, writing to any RTC register is only enabled when the previous write operation is finished. To enable the software to detect this condition, the chip provides RTOFF status bit in the RTC\_CR register, which is used to display the update status of the register. A new value can be written to the RTC register only when the RTOFF status bit is 1. #### **Configuration process** - 1. Poll RTOFF until the bit goes high - 2. Set CNF bit to enter configuration mode - 3. Write 1 or more RTC registers - 4. Clear CNF bit to exit configuration mode - 5. Poll RTOFF, wait until it changes to 1 (check for end of write operation). The write operation is performed only when the CNF bit is cleared, and at least 3 RTC\_CLK cycles are required to complete the write operation. #### 23.3.5. RTC flag assertion On every RTC clock cycle, before changing the RTC counter, the hardware sets the RTC seconds flag (SECF). On the last RTC clock cycle before the counter reaches 0x0000, the RTC overflow flag (OWF) is set. RTC\_Alarm and RTC alarm flag (ALRF) are set in the RTC clock cycle before the value of the counter reaches the value of the alarm register plus 1 (RTC\_ALR+1). Writes to the RTC alarm must be synchronized with the RTC seconds flag using one of the following procedures: - (1) Use the RTC alarm interrupt and modify the RTC alarm and/or RTC counter in the interrupt handler. - (2) Wait for the SECF bit in the RTC control register to be set before changing the RTC alarm and/or the RTC counter. Figure 23-2 Example of RTC seconds and alarm waveforms, PR = 0003, ALARM = 00004 Figure 23-3 RTC overflow waveform example, PR = 0003 #### 23.3.6. RTC calibration For measurement purposes, the RTC clock divided by 64 can be output on the IO pin (PA4). This function is achieved by setting the CCO bit (RTCCR register). By configuring the CAL[6:0] bits, the clock can be slowed down to 121 PPM. Figure 23-4 RTC calibration chart ## 23.4. RTC registers #### 23.4.1. RTC control register high bit (RTC\_CRH) Address offset: 0x00 Reset value: 0x0000 0000 When PWR\_CR1.DBP is 1, it is allowed to write to this register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----------|-----------| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res OWIE | ALR<br>IE | SEC<br>IE | | Г | | | | | | | אום | 770 | RW | |---|--|--|--|--|--|--|-----|-----|-------| | | | | | | | | RW | RW | I KVV | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|------------------------------------------------------------------------------------------| | 31:3 | Reserved | | | | | 2 | OWIE | RW | 0 | Overflow interrupt enable bit 0: Overflow interrupt disable 1: Overflow interrupt enable | | 1 | ALRIE | RW | 0 | Alarm interrupt enable bit 0: Alarm interrupt disabled 1: Alarm interrupt enabled | | 0 | SECIE | RW | 0 | Second interrupt enable bit 0: Second interrupt disable 1: Second interrupt enable | These bits are used to mask interrupt requests. Note that, all interrupts are masked after system reset, so it is possible to ensure that there are no pending interrupt requests after initialization by writing to the RTC register. When the peripheral is completing the previous write operation (the flag bit RTOFF = 0), the RTC\_CRH register cannot be written. The RTC function is controlled by this control register. Some certain bits must use a dedicated configuration flow to be written ## 23.4.2. RTC control registe low bit (RTC\_CRL) Address offset: 0x04 Reset value: 0x0020 0000 When PWR\_CR1.DBP is 1, it is allowed to write to this register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|----|----|----|------|-----|------|------|------|------| | Re Res | Res | Res | Res | Res | Res | | S | S | S | S | S | S | S | S | s | S | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re RTOF | CN | RSF | OWF | ALRF | SECF | | S | S | s | s | s | S | s | s | S | S | F | F | | | | | | | | | | | | | 1 | | | R | RW | RC_W | RC_W | RC_W | RC_W | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | | Bit | Name | R/W | Reset Value | Function | |------|----------|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | Reserved | | | | | 5 | RTOFF | R | 1 | RTC operation OFF, this bit is read only. This bit is used by the RTC module to indicate the status of the last operation on its registers (indicating whether the operation is complete). If this bit is '0', it means that no RTC register can be written. 0: The last write operation to the RTC register is still in progress 1: The last write operation to the RTC register has been completed | | 4 | CNF | RW | 0 | Configuration flag This bit must be set to '1' by software to enter configuration mode, allowing new values to be written to the RTC_CNT, RTC_ALR or RTC_PRL registers. Only after this bit is set to '1' and cleared to '0' again by software, the write operation will be performed. 0: Exit configuration mode (start to update RTC register) 1: Enter configuration mode | | 3 | RSF | RC_W0 | 0 | Registers synchronized flag When the RTC_CNT register and the RTC_DIV register are updated, the hardware sets this bit to '1', and the software clears this bit. This bit must be cleared to '0' by software after an APB reset, or after the APB clock is stopped. Before performing any read operations, the user program must wait for this bit to be set to '1' by hardware to ensure | | Bit | Name | R/W | Reset Value | Function | |-----|------|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | that RTC_CNT, RTC_ALR or RTC_PRL have been synchronized. 0: Register has not been synchronized 1: Register has been synchronized | | 2 | OWF | RC_W0 | 0 | Overflow flag This bit is set to '1' by hardware when the 32-bit programmable counter overflows. If OWIE = 1 in the RTC_CRH register, an interrupt will be generated. This bit can only be cleared to '0' by software, writing '1' has no effect. 0: No overflow 1: 32-bit programmable counter overflow | | 1 | ALRF | RC_W0 | 0 | Alarm flag When the 32-bit programmable counter reaches the predetermined value set by the RTC_ALR register, this bit is set to '1' by hardware. An interrupt is generated if ALRIE = 1 in the RTC_CRH register. This bit can only be cleared to '0' by software, writing '1' has no effect. 0: No alarm clock 1: There is an alarm clock | | 0 | SECF | RC_W0 | 0 | Second flag When the 32-bit programmable prescaler overflows, this bit is set to '1' by hardware and the RTC counter is incremented by 1. Therefore, this flag provides a periodic signal (usually 1 second) to the resolution programmable RTC counter. An interrupt is generated if SECIE = 1 in the RTC_CRH register. This bit can only be cleared by software, writing '1' has no effect. 0: The second mark condition is not established 1: The second mark condition is established | The function of the RTC is controlled by this control register. When the peripheral is continuing the last write operation (RTOFF = 0), the RTC\_CR register cannot be written. ## 23.4.3. RTC prescaler reload value high (RTC\_PRLH) The PRL register holds the periodic count value of the RTC prescaler. This register is write-protected by RTOFF bit of RTC\_CR register, only RTOFF = 1 can write operation. Address offset: 0x08 Write only Reset value: 0x0000 0000 Clock source: LSI/(HSE/128) When PWR\_CR1.DBP is 1, it is allowed to write to this register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|-----------------|----------|-----------------|----------|-----|------------------|--------------------|-----| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>Res | 14<br>Res | 13<br>Res | 12<br>Res | 11<br>Res | 10<br>Res | 9<br>Res | 8<br>Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3 | <b>2</b><br>PRL[ | <b>1</b><br>19:16] | 0 | | Bit | Name | R/W | Reset Value | Function | |------|------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | Reserved | | | | | 3:0 | PRL[19:16] | W | 0 | RTC prescaler reload value high These bits are used to define the clock frequency of the counter according to the following formula: fTR_CLK = fRTCCLK/(PRL[19:0]+1) Note: 0 value is not recommended, OtheRWise, the RTC interrupt and flag bit cannot be generated correctly | ## 23.4.4. RTC prescaler reload value low (RTC\_PRLL) Address offset: 0x0C Write only Reset value: 0x8000 0000 Clock source: LSI /HSE When PWR\_CR1.DBP is 1, it is allowed to write to this register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|------|-------|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | PRL[ | 15:0] | | | | | | | | | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | 15:0 | PRL | W | 0x8000 | RTC prescaler reload value high These bits are used to define the clock frequency of the counter according to the following formula: fTR_CLK = fRTCCLK/(PRL[19:0]+1) Note: 0 value is not recommended, OtheRWise, the RTC interrupt and flag bit cannot be generated correctly | ### 23.4.5. RTC prescaler divide register high (RTC\_DIVH) At each TR\_CLK cycle, the value of the RTC\_PRL register is reloaded into the RTC prescaler counter. In order to get an accurate clock, it is possible to read the current value of the prescaler counter (without stopping it), which is stored in the RTC\_DIV register. This register is read-only, when the value of the RTC\_PRL or RTC\_CNT register changes, it will be reloaded by (RTC\_PRL). Address offset: 0x10 Reset value: 0x0000 0000 When PWR\_CR1.DBP is 1, it is allowed to write to this register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----------|-----------|-----|-----------|-----------|----------|-----|-----------------|----------|-----------------|----------|--------|--------|------------------------|----------| | Res | | | | | | | | | | | | | | | | | | - | | | | | | _ | _ | | _ | | _ | _ | | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | 14<br>Res | 13<br>Res | Res | 11<br>Res | 10<br>Res | 9<br>Res | Res | <b>7</b><br>Res | 6<br>Res | <b>5</b><br>Res | 4<br>Res | 3<br>F | RTC_DI | <b>1</b> <br>V[19:16] | <u> </u> | | Bit | Name | R/W | Reset Value | Function | |------|----------------|-----|-------------|--------------------| | 31:4 | Reverved | | | | | 3:0 | RTC_DIV[19:16] | R | 0 | RTC clock dividers | ## 23.4.6. RTC prescaler divide factor register low (RTC\_DIVL) Address offset: 0x14 **Reset value:** 0x8000 0000 When PWR\_CR1.DBP is 1, it is allowed to write to this register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|------|-------|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | _ | _ | - | • | • | - | _ | _ | - | • | | | | _ | | | | | DIV[ | 15:0] | • | | - | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|--------------------| | 31:16 | Reverved | | | | | 15:0 | DIV[15:0] | R | 0x8000 | RTC clock dividers | #### 23.4.7. RTC count register high (RTC\_CNTH) The RTC module has a 32-bit programmable counter, which is accessed through two 16-bit registers and counts based on the TR\_CLK generated by the prescaler. The RTC\_CNT register holds the count value of this counter. The registers are write-protected and can only be written when RTOFF = 1. Write to the high 16bit RTC\_CNTH or low 16bit RTC\_CNTL register, directly load it into the corresponding programmable counter, and reload the RTC prescaler. When a read operation occurs, the current value of the counter (system date) is returned. Address offset: 0x18 Reset value: 0x0000 0000 When PWR\_CR1.DBP is 1, it is allowed to write to this register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-------|-----|-----|--------|----------|----------|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | Ω | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 12 | | 10 | 9 | U | • | • | 9 | _ | • | _ | • | U | | | • • | 10 | 12 | • • • | 10 | F | RTC_CN | IT[31:16 | <u> </u> | | 71 | • | | • | U | | Bit | Name | R/W | Reset Value | Function | |-------|----------------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | 15:0 | RTC_CNT[31:16] | RW | 0x0000 | The high 16bits of the RTC core counter When reading the RTC_CNTH register, it returns the high 16bits of the current value of the RTC counter register. This register can only be written to by entering configuration mode. | ## 23.4.8. RTC count register low (RTC\_CNTL) Address offset: 0x1C Reset value: 0x0000 0000 When PWR\_CR1.DBP is 1, it is allowed to write to this register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|---------------------------------------------------------------------|-----|-----|-----|-----|-----|--------|---------|-----------|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 4.5 | | 40 | 40 | 4.4 | 40 | ^ | 0 | 7 | 6 | | 4 | 2 | 2 | 4 | 0 | | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | 15 | 14 | 13 | | 11 | 10 | _ | RTC_CI | VT[15:0 | <b></b> ] | 3 | 4 | 3 | | 1 | U | | Bit | Name | R/W | Reset Value | Function | |-------|---------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | 15:0 | RTC_CNT[15:0] | RW | 0x0000 | The lower 16 bits of the RTC core counter When reading the RTC_CNTL register, it returns the lower 16 bits of the current value of the RTC counter register. This register can only be written to by entering configuration mode. | #### 23.4.9. RTC alarm register high (RTC\_ALRH) When the programmable counter (count) reaches the 32bit value stored in the RTC\_ALR register, an alarm interrupt request is generated. This register is write-protected by the RTOFF bit, and write access is allowed only when RTOFF = 1. Address offset: 0x20 Reset value: 0xFFFF 0000 When PWR\_CR1.DBP is 1, it is allowed to write to this register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|--------|---------|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | F | RTC_AL | R[31:16 | 6] | | | | | | | | | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|------------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | 15:0 | ALR[31:16] | W | 0xFFFF | RTC alarm high 16bit Software can write the high 16bit of Alarm time. Writing to this register must enter configuration mode. | ### 23.4.10. RTC alarm register low (RTC\_ALRL) Address offset: 0x24 Reset value: 0xFFFF 0000 When PWR\_CR1.DBP is 1, it is allowed to write to this register. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|--------|---------|-----|-----|-----|-----|-----|-----|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | Ω | 7 | 9 | 7 | 1 | v | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | | 10 | 3 | RTC_AI | R[15:0] | | | 7 | 3 | _ | • | U | | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved | | | | | 15:0 | ALR[15:0] | W | 0xFFFF | RTC alarm low 16bit Software can write the low 16bit of Alarm time. Writing to this register must enter configuration mode. | ## 23.4.11. RTC clock calibration register (BKP\_RTCCR) Address offset: 0x2C **Reset value:** 0x0000 0000 When PWR\_CR1.DBP is 1, it is allowed to write to this register. | | | | | | | | | | _ | | | | | | | |-----|-----|-----|-----|-----|-----|------|------|-----|-----|-----|-----|---------|-----|-----|-----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | Res | Res | Res | Res | ASOS | ASOE | CCO | | | ( | CAL[6:0 | ] | | | | | | / | | | | RW | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | Reserved | | | | | 9 | ASOS | RW | 0 | Alarm or second output selection When the ASOE bit is set, the ASOS bit can be used to select whether the output on the Pin is RTC second pulse or Alarm pulse signal 0: RTC Alarm pulse signal 1: RTC second pulse signal | | 8 | ASOE | RW | 0 | Alarm or second output enable When this bit is set, the ASOS bit determines whether the output on the pin is the RTC second pulse or the Alarm pulse signal. | | 7 | cco | RW | 0 | Calibration clock output 0: No effect | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 1: When this bit is set, the 64 frequency division of the RTC clock is output on the pin | | 6:0 | CAL[6:0] | RW | 0 | Calibration value This value shows the negligible number of clock pulses per 2 <sup>20</sup> clock pulses, which allows the RTC to calibrate to slow down the clock in steps of 1000000/2 <sup>20</sup> PPM. RTC clock can be slowed down from 0 to 121PPM | ## 23.4.12. RTC register map | O<br>ff<br>s<br>et | Reg<br>iste<br>r | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | 3 | 2 | - | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------|------|------|-------|------|---------|-------------------------|-------| | 0<br>x | C_<br>CR<br>H | Res. OWIE | ALRIE | | 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | | 0<br>x | RT<br>C_<br>CR<br>L | Res. RTOFF | CNF | RSF | OWF | AI RF | | 0 4 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | 0 | 0 | 0 | 0 | | 0<br>x | RT<br>C_P<br>RL<br>H | Res. P | RL[1 | 9:1 | | 0 8 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | | 0 | RT<br>C_P<br>RLL | Res. | | | | | | Р | RL[ | 15:0 | )] | | | | | | | 0<br>C | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | RT<br>C_<br>DIV<br>H | Res. | TC <sub>-</sub><br>[19: | | | 1 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | | 0<br>x | RT<br>C_<br>DIV<br>L | Res. | | | | | | | DIV[′ | 15:0 | ] | | | <u></u> | | | | 1<br>4 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | RT<br>C_<br>CN<br>TH | Res. L | ı | | | | F | RTC. | _CN | T[3 | 1:16 | [] | I | | I | | | 1<br>8 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x<br>1<br>C | RT<br>C_<br>CN<br>TL | Res. | | | | | | | | | | | | | | | | | O<br>ff<br>s<br>et | Reg<br>iste<br>r | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | œ | 7 | 9 | 5 | 4 | က | 2 | 1 | 0 | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|---|----|-------|-----|---|---| | | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | н <sub>Р</sub> Ч | Res, | Res. | | | | | R | RTC. | _AL | R[31 | 1:16 | ] | | | | | | | 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0 | RT<br>C_A<br>LRL | Res. | | | | | ı | RTC | _AL | .R[1 | 5:0] | | | | | | | | 2<br>4 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0<br>x | BK<br>P_R<br>TC<br>CR | Res. ASOS | ASOE | 000 | | | CA | .L[6: | :0] | | | | 2<br>C | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | 4 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 24. Inter-integrated circuit (I2C) interface #### 24.1. Introduction The I2C (inter-integrated circuit) bus interface handles communications between the microcontroller and the serial I2C bus. It provides multimaster capability, and controls all I2C bus-specific sequencing, protocol, arbitration and timing. It supports Standard-mode (Sm), Fast-mode (Fm) and Fast-mode Plus (Fm+). DMA can be used to reduce CPU overload. #### 24.2. I2C main features - Slave and master modes - Multimaster capability: Can be master or slave - Support different communication speeds - Standard-mode: up to 100 kHz - Fast-mode: up to 400 kHz - As Master - > issue clock - issue Start & Stop clock - As slave - Programmable I2C address detection - Stop bit discovery - 7-bit addressing mode - General call - Status flag bit - Transmit/receive mode flag bit - Byte transfer completion flag bit - I2C busy flag bit - error flag bit - Host Arbitration Lost - ACK failure after address/data transfer - Start/Stop error - Overrun/Underrun(Clock stretch function disabled) - Optional clock stretching - Single-byte buffer with DMA capability - Software reset - Analog noise filter function - Configurable PEC (packet error checking) generation and verification - > PEC value can be sent in the last bytes in Tx mode - The last byte does PEC error checking ## 24.3. I2C functional description #### 24.3.1. I2C block diagram Figure 24-1 I2C block diagram #### 24.3.2. Mode selection The interface can operate in one of the four following modes: - Slave transmitter - Slave receiver - Master transmitter - Master receiver By default, it operates in slave mode. The interface automatically switches from slave to master when it generates a START condition, and from master to slave if an arbitration loss or a STOP generation occurs, allowing multimaster capability. #### 24.3.2.1. Communication flow In Master mode, the I2C interface initiates a data transfer and generates the clock signal. A serial data transfer always begins with a START condition and ends with a STOP condition. Both START and STOP conditions are generated in master mode by software. In Slave mode, the interface is capable of recognizing its own addresses (7 or 10-bit), and the General Call address. The General Call address detection can be enabled or disabled by software. The reserved SMBus addresses can also be enabled by software. Data and addresses are transferred as 8-bit bytes, MSB first. The first byte(s) following the START condition contain the address (one in 7-bit mode, two in 10-bit mode). The address is always transmitted in Master mode. A 9th clock pulse follows the 8 clock cycles of a byte transfer, during which the receiver must send an acknowledge bit to the transmitter. Refer to the following figure. Figure 24-2 I2C bus protocol Acknowledge can be enabled or disabled by software. The I2C interface addresses can be selected by software. #### 24.3.3. I2C initialization #### 24.3.3.1. Enabling and disabling the peripheral The I2C peripheral clock must be configured and enabled the bit of I2C\_EN in the RCC\_APBENR1 register. Then the I2C can be enabled by setting the PE bit in the I2C\_CR1 register. #### 24.3.3.2. I2C timings The timings must be configured in order to guarantee a correct data hold and setup time, used in master and slave modes. This is done by programming the I2C\_CCR and I2C\_TRISE register. #### 24.3.4. I2C slave mode By default, the I2C interface always works in slave mode. To switch from slave mode to master mode, a start condition needs to be generated. In order to generate the correct timing, the input clock to this module must be programmed in the I2C\_CR2 register. The frequency of the input clock must be at least: Standard mode: 2 MHz Fast mode: 4 MHz If start condition is detected, the address received on the SDA line is sent to the shift register and is combined with the chip's address OAR1 or general The call address (if ENGC = 1) is compared. Header or address mismatch: The I2C interface ignores it and waits for another start condition. Address match: The I2C interface generates the following timings: - If ACK is set to '1' by software, an acknowledge pulse is generated. - The ADDR bit is set by hardware, and if the ITEVTEN bit is set, an interrupt is generated. In slave mode, the TRA bit indicates that it is currently in receiver mode or transmitter mode. #### 24.3.4.1. Slave transmitter After receiving the address and clearing the ADDR bit, (if the least significant bit of the address byte is 1) the Slave sends the data (byte) from the DR register to the SDA by the internal shift register. Slave pulls SCL low until the ADDR bit is cleared and the data to be transmitted has been written to the DR register. When an acknowledge pulse is received: The TxE bit is set by hardware and an interrupt is generated if the ITEVTEN and ITBUFEN bits are set. If the TxE bit is set, but no new data is written to the I2C\_DR register before the end of the next data transmission, the BTF bit is set. Slave pulls SCL low until the BTF bit is cleared by software (after reading \_SR1, then writing to the I2C\_DR register). Figure 24-3 Transmission sequence diagram from the sender **Legend**: S = Start, Sr = Repeated Start, P = Stop, A = Acknowledge, NA = Non-acknowledge, EVx = Event (interrupt when ITEVFEN = 1) EV1: ADDR = 1, by first reading the SR1 register, then reading the SR2 register to clear the ADDR bit EV3-1: TxE = 1, shift register empty, data register empty, write Data1 to DR register **EV3**: TxE = 1, shift register is not empty, data register is empty, write to DR register (Data2) to clear TxE EV3-2: AF = 1, software write 0 to AF bit to clear this bit #### 24.3.4.2. Slave receiver After receiving the address and clearing ADDR, (if the least significant bit of the address byte is 0) the slave will store the byte received from the SDA line into the DR register by the internal shift register. The I2C interface performs the following actions after each byte is received: - If the ACK bit is set, an acknowledge pulse is generated - The hardware sets RxNE = 1. An interrupt is generated if the ITEVTEN and ITBUFEN bits are set. If RxNE is set and the DR register is not read before the end of receiving new data, the BTF bit is set, and the slave keeps pulling SCL low until the BTF is cleared (the I2C\_DR register is read after I2C\_SR1). (See below). Figure 24-4 Slave receiver transmission sequence diagram **Legend**: S = Start, Sr = Repeated Start, P = Stop, A = Acknowledged, EVx = Event(with interrupt if ITEVFEN = 1) EV1: ADDR = 1, by reading SR1 first, then SR2, the ADDR is cleared **EV2**: RxNE = 1, read the DR register to clear this bit **EV4**: STOPF = 1, clear this bit by first reading the SR1 register and then writing the CR1 register. #### Note: - 1) EV1 event pulls down SCL until the end of the corresponding software sequence. - 2) EV2 software sequence must be completed before the current byte transfer is completed. - 3) After checking the contents of the SR1 register, the user should perform a complete clearing sequence for each flag set that is found. For example, the ADDR and STOPF flags need to use the following sequence: If ADDR = 1, read SR first, then read SR2,if STOPF = 1, read SR1 first, and then write CR1. The purpose of this is to ensure that if both ADDR and STOPF are found to be set, they can both be cleared. #### 24.3.4.3. Close communication After the last data byte is transmitted, the master generates a stop condition. When the slave detects this condition: ■ The hardware sets STOPF, and if the ITEVTEN bit is set, an interrupt is generated. By first reading SR1 and then writing CR1, the STOPF bit is cleared. (See EV4 in the figure above) #### 24.3.5. I2C master mode In Master mode, the I2C interface starts data transfer and generates a clock signal. Serial data transfers always begin with a START condition and end with a STOP condition. When a START condition is generated on the bus via the START bit, the device enters master mode. The following is the sequence of operations required for master mode: - Set the input clock to the module in the I2C\_CR2 register to generate the correct timing - Configure the clock control register - Configure the rise time register - Program the I2C\_CR1 register to start the peripheral - Set the START bit in the I2C\_CR1 register to 1 to generate a start condition The input clock frequency to the I2C module must be at least: - In standard mode: 2 MHz - In fast mode: 4 MHz #### 24.3.5.1. The host generates clock The CCR register generates high and low levels of SCL with rising or falling edges. Since the slave may stretch the SCL signal, after the rising edge of SCL occurs, the master checks the SCL signal from the bus when the time programmed in the TRISE register arrives. - If SCL is low, it means that the slave is stretching the SCL bus, and the high-level counter stops counting until SCL is detected high. This is to ensure a minimum high time for the SCL parameter. - If SCL is high, the high-level counter keeps counting. In fact, even if the slave does not stretch SCK, it will take some time for such a feedback loop to occur from the rising edge of SCL to the detection of the rising edge of SCL. The time of this loop is related to the rise time of SCL (VIH data detection of SCL), plus the analog noise filtering of the SCL input path, and the SCL synchronization inside the chip due to the use of the APB clock. The maximum time for the feedback loop is programmed in the TRISE register, so the frequency of SCL remains stable regardless of the rise time of SCL. #### 24.3.5.2. Start condition When BUSY = 0, set START = 1, the I2C interface will generate a Start condition and switch to master mode (MSL is set). Note: Setting the START bit in master mode will generate a ReStart condition by hardware after the current byte is transmitted. if Start condition is issued: The SB bit is set by hardware and an interrupt is generated if the ITEVTEN bit is set. The master reads the SR1 register, and then writes the slave address to the DR register. (Transfer sequence EV5) #### 24.3.5.3. Slave address sending The slave address is sent to the SDA line through the internal shift register. ■ In 7-bit address mode, send out an address byte. If the address byte is sent out > The ADDR bit is set by hardware and an interrupt is generated if the ITEVTEN bit is set. Then the Master reads the SR1 register, followed by the SR2 register. According to the lowest bit of the sent slave address, the master decides to enter the transmitter mode or the receiver mode. - In 7-bit address mode - To enter transmitter mode, the master device sets the least significant bit to '0' when sending the slave address. - To enter receiver mode, the master device sends the slave address with the least significant bit set to '1'. The TRA bit indicates whether the master is in receiver mode or transmitter mode. #### 24.3.5.4. Master transmitter After sending the address and clearing the ADDR bit, the master device sends the byte from the DR register to the SDA line through the internal shift register. The Master waits until the first data byte is written to the DR register (see EV8 1). When an ACK pulse is received, the TxE bit is set by hardware and an interrupt is generated if the INEVFEN and ITBUFEN bits are set. If TxE is set and no new data byte is written to the DR register before the end of the last data transmission, BTF is set by hardware. The I2C interface will keep SCL low until the BTF is cleared (after reading I2C\_SR1, then writing the I2C\_DR register). Closing Communication. After writing the last byte in the DR register, a STOP condition is generated by setting the STOP bit (see EV8\_2 in Figure), then the I2C interface will automatically return to slave mode (MLS bit cleared). Note: When the TxE or BTF bit is set, the stop condition should be scheduled on the EV8\_2 event. Figure 24-5 Master transmitter transmission sequence diagram Legend: S = Start, Sr = Repeated Start, P = Stop, A = Acknowledge, EVx = Event(with interrupt if ITEVFEN = 1) EV5: SB = 1, by reading SR1, and then writing data to the DR register, the bit is cleared EV6: ADDR = 1, by reading SR1, and then reading SR2, the bit is cleared EV8\_1: TxE = 1, shift register is empty, data register is empty, write Data1 to DR register EV8: TxE = 1, shift register is not empty, data register is empty, write Data2 to DR register, this bit is cleared EV8\_2: TxE = 1, BTF = 1, Write the Stop bit register, when the hardware sends the Stop bit, TxE and BTF are cleared #### Note: - 1. EV5, EV6, EV8\_1 and EV8\_2 events, stretch the low level of SCL until the corresponding software sequence execution ends. - 2. EV8 software The sequence must complete before the current byte is sent. If the EV8 software sequence cannot be completed before the end of the currently transmitted byte, it is recommended to use BTF instead of TxE, which has the disadvantage of slowing down the communication. #### 24.3.5.5. Master receiver After sending the address and clearing the ADDR, the I2C interface enters the master receiver mode. In this mode, the I2C interface receives data bytes from the SDA line and sends them to the DR register through the internal shift register. After each byte, the I2C interface performs the following operations in sequence: - If the ACK bit is set, issue an acknowledge pulse. - The hardware sets RxNE = 1, if the INEVFEN and ITBUFEN bits are set, an interrupt will be generated If the RxNE bit is set and the data in the DR register is not read before the end of receiving new data, the hardware will set BTF = 1, and the I2C interface will keep SCL low before clearing BTF, after reading I2C SR1 Reading the I2C DR register again will clear the BTF bit. #### Close communication: # Method 1: The application scenario of this method is: when I2C is set as the highest priority interrupt in the application The Master sends a NACK after receiving the last byte from the Slave. After receiving the NACK, the Slave releases control of the SCL and SDA lines. The Master can then send a Stop/Restart condition. - 1) In order to generate a NACK pulse after the last byte is received, the ACK bit must be cleared after reading the second-to-last data byte (after the second-to-last RxNE event). - 2) To generate a STOP/RESTART condition, software must set the STOP/START bit after reading the second-to-last data byte (after the second-to-last RxNE event). 3) When a single byte is received, the closing acknowledge and stop conditions should be generated just after EV6 (EV6\_1, after clearing ADDR). After a stop condition is generated, the I2C interface automatically returns to slave mode (MSL bit is cleared). Figure 24-6 Method 1: Timing when master mode transmits Legend: S = Start, Sr = Repeated Start, P = Stop, A = Acknowledge, EVx = Event(with interrupt if ITEVFEN = 1) EV5: SB = 1, read SR1, then write DR register, this bit is cleared EV6:ADDR = 1, read SR1, then read SR2, this bit is cleared EV6\_1: No related flag event, only used for 1 byte reception. EV7: RxNE = 1, read DR register, this bit is cleared EV7\_1: RxNE = 1, read DR register, write ACK = 0 and set STOP - 1) If a single byte is received, the above marked as (1) The place will be NA - 2) EV5, EV6 events, stretch the low level of SCL until the corresponding software sequence execution ends - 3) EV7 software sequence must be executed before the current byte is sent. In EV7, the software sequence cannot be managed until the currently transferred byte has been transferred. It is recommended to use BTF instead of RXNE, which has the disadvantage of slowing down communication. - 4) The software sequence of EV6\_1 or EV7\_1 must be completed before the ACK of the current byte transmission. # Method 2: The application scenario of this method is: the I2C interrupt is not the highest priority in the application, or the query method. Use this method, DataN-2 is not read, so after DataN-1, the communication is stretched (RxNE and BTF is set). Then, before reading DataN-2 of the DR register, clear the ACK bit to ensure that it is cleared before DataN ACKs. After this, after reading DataN-2, set the STOP/START bit and read DataN-1. After RxNE is set, read DataN Figure 24-7 Method 2: Timing for master mode transmission when N > 2 Legend: S = Start, Sr = Repeated Start, P = Stop, A = Acknowledge, EVx = Event(with interrupt if ITEVFEN = 1) EV5: SB = 1, first read SR1 register, then write DR register, clear this bit EV6: ADDR, first read SR1, then read SR2, clear this bit EV7: RxNE = 1, read DR register to clear this bit EV7\_2: BTF = 1, DataN-2 is stored in DR register, DataN-1 is stored in shift register, write ACK = 0, read DataN-2 in the DR register. Set STOP, read DataN-1 #### Note: - 1) EV5, EV6 events, stretch the low level of SCL until the corresponding software sequence execution ends - 2) EV7 software sequence must be executed before the completion of the current byte transmission. In EV7, the software sequence cannot be managed until the currently transferred byte has been transferred. It is recommended to use BTF instead of RXNE, which has the disadvantage of slowing down communication. #### ■ When 3 bytes are to be read: - $\triangleright$ RxNE = 1 = > Nothing (DataN-2 not read). - DataN-1 received - > BTF = 1, shift and data registers are full: DR register stores DataN-2, shift register stores DataN-1 => SCL is pulled low: there is no other data to be received on the bus - Clear the ACK bit - > Read DataN-2 in DR register = > This will start the reception of DataN in shift register - DataN reception complete (with a NACK) - Write START or STOP bit - Read DataN-1 - ➤ RxNE = 1 - Read DataN The above process is a description for N > 2. The reception of 1 byte and 2 bytes uses different processing methods, see the following description: #### ■ In the case of 2 bytes reception - Set the POS and ACK bits - Wait for ADDR to be set - Clear the ADDR bit - Clear the ACK bit - Wait for BTF to be set - Write STOP bit - Read DR twice Figure 24-8 Method 2: timing when master mode transmits when N = 2 Legend: S = Start, Sr = Repeated Start, P = Stop, A = Acknowledge, EVx = Event(with interrupt if ITEVFEN = 1) EV5: SB = 1, first read SR1 register, then write DR register, clear this bit EV6: ADDR = 1, first read the SR1 register, then read the SR2 register, clear the ADDR bit EV6\_1: no related flag events. After EV6, that is, after the address is cleared, ACK should be cleared EV7\_3: BTF = 1, write STOP = 1, then read DR twice (Data1 and Data2) Note: 1) EV5, EV6 events, stretch SCL 2) The software sequence of EV6\_1 must be completed before the ACK of the current byte transmission #### In the case of single byte reception - In ADDR event, clear the ACK bit - Clear ADDR - Write STOP or START bit - Read data after RxNE flag is set Figure 24-9 Method 2: timing when master mode transmits when N = 1 Legend: S = Start, Sr = Repeated Start, P = Stop, A = Acknowledge, EVx = Event(with interrupt if ITEVFEN = 1) EV5: SB = 1, first read SR1 register, then write DR register, clear this bit EV6\_3: ADDR = 1, write ACK = 0. First read the SR1 register, then read the SR2 register, clear the ADDR bit. After ADDR is cleared, write STOP = 1 EV7: RxNE = 1, read DR register to clear this bit Note: EV5 event will stretch the low level of SCL until the corresponding software sequence execution ends. #### 24.3.6. Error stage #### 24.3.6.1. Bus error(BERR) A bus error is generated when the I2C interface detects an external stop or start condition during an address or data byte transfer. at this time: - The BERR bit is set to '1', if the ITERREN bit is set, an interrupt is generated - In slave mode: the data is discarded, the hardware releases the bus: - If it is a wrong Start condition, the slave considers a Restart and waits for an address or a stop condition - If it is a wrong Stop condition, the slave operates according to the normal stop condition, and the hardware releases the bus at the same time - In master mode: the hardware does not release the bus, and does not affect the current transmission status. At this point it is up to the software to decide whether to abort the current transfer. #### 24.3.6.2. ACK Failed(AF) An acknowledge error occurs when the interface detects a no acknowledge bit. at this time: ■ The AF bit is set, and an interrupt is generated if the ITERREN bit is set - When the transmitter receives a NACK, the communication must be reset: - If it is in slave mode, the hardware releases the bus. - If in master mode, software must generate a stop condition or repeated start. #### 24.3.6.3. Arbitration loss (ARLO) Arbitration loss error occurs when I2C interface detects arbitration loss, at this time: - The ARLO bit is set by hardware and an interrupt is generated if the ITERREN bit is set - The I2C interface automatically returns to slave mode (MSL bit is cleared). When the I2C interface loses arbitration, it cannot respond to its slave address in the same transfer, but it can respond after the master that wins the bus sends a repeated start condition - Hardware release bus #### 24.3.6.4. Overrun/Underrun error (OVR) In slave mode, if the clock extension is disabled and the I2C interface is receiving data, when it has received a byte (RxNE = 1), but the previous byte data in the DR register has not been read, an overrun occurs. mistake. at this time: - The last received data is discarded - On overrun error, software should clear the RxNE bit and the transmitter should resend the last transmitted byte In slave mode, if the clock extension is disabled and the I2C interface is sending data, before the clock of the next byte arrives, the new data has not been written to the DR register (TxE = 1), an underrun error occurs. at this time: - The previous byte in the DR register will be repeated - The user should make sure that when an underrun error occurs, the receiver should discard the repeatedly received data. The transmitter should update the DR register at the specified time according to the I2C bus standard When sending the first byte, the DR register must be written to after clearing ADDR and before the first rising edge of SCL, if this is not possible, the receiver should discard the first data. #### 24.3.7. SDA/SCL control - If clock stretching is allowed: - Transmitter mode: If TxE = 1 and BTF = 1: The I2C interface keeps the clock line low before transmission, waiting for software to read SR1, and then write the data into the data register (DR and shift registers are both empty). - Receiver mode: if RxNE = 1 and BTF = 1: I2C interface keeps clock line low after receiving data byte, waiting for software to read SR1, then read data register DR (DR and shift registers are both full). - If clock stretching is disabled in slave mode: - ➢ If RxNE = 1, the DR has not been read before the next byte is received, an overun occurs. The last byte received is lost. - ➤ If TxE = 1, an underrun occurs when no new data is written into the DR before the next byte must be sent. The same bytes will be sent repeatedly. - Hardware does not implement control of write collisions. #### 24.3.8. DMA requests DMA requests (when enabled) are only used for data transfers. When the data register becomes empty when sending, or the data register becomes full when receiving, a DMA request is generated. DMA must be initialized and enabled before the end of the current byte transfer. The DMAEN bit (in the I2C CR2 register) must be enabled before an ADDR event occurs. In master or slave mode, when clock stretching is enabled, the DMAEN bit can be set during an ADDR event before clearing ADDR. A DMA request must be responded to before the current byte transfer is complete. When the length of the DMA transfer data reaches the value set by the DMA, the DMA controller sends EOT (End of transfer) to the I2C, and generates a transfer complete interrupt (if the interrupt enable bit is valid): - Master transmitter: In the EOT interrupt service routine, the DMA request needs to be disabled, and then the stop condition is set after waiting for the BTF event. - Master receiver: When the number of data to be received is greater than or equal to 2, the DMA controller sends a hardware signal EOT\_1, which corresponds to DMA transmission (byte number 1). If the LAST bit is set in the I2C\_CR2 register, the hardware will automatically send a NACK after sending the next byte after EOT\_1. With the interrupt enabled, the user can generate a stop condition in the interrupt service routine when the DMA transfer is complete. #### 24.3.8.1. Transmission using DMA DMA mode can be enabled by setting the DMAEN bit in the I2C\_CR2 register. As long as the TxE bit is set, the data will be loaded into the I2C\_DR register from the preset memory area by DMA. To assign a DMA channel to I2C, perform the following steps (x is the channel number): - 1. Set the I2C\_DR register address in the DMA\_CPARx register. Data will be transferred from memory to this address after each TxE event. - 2. Set the memory address in the DMA\_CMARx registers. Data is transferred from this bank to I2C\_DR after each TxE event. - 3. Set the desired number of bytes to transfer in the DMA\_CNDTRx registers. This value will be decremented after each TxE event. - 4. Configure the channel priority using the PL[0:1] bits in the DMA\_CCRx register. - 5. Set the DIR bit in the DMA\_CCRx register, and can configure the interrupt request when the entire transfer is half or fully completed according to the application requirements. - 6. Activate the channel by setting the EN bit on the DMA\_CCTx register. When the number of data transfers set in the DMA controller has been completed, the DMA controller sends an EOT/EOT\_1 signal that the transfer is over to the I2C interface. When interrupts are enabled, a DMA interrupt will be generated. Note: Do not set the ITBUFEN bit in the I2C\_CR2 register if using DMA for transmission. #### 24.3.8.2. Reception using DMA The DMA receive mode can be activated by setting the DMAEN bit in the I2C\_CR2 register. Each time a data byte is received, the data in the I2C\_DR register will be transferred to the set memory area by the DMA (refer to the DMA description). To set up a DMA channel for I2C reception, perform the following steps (x is the channel number): - 1. Set the address of the I2C\_DR register in the DMA\_CPARx register. Data will be transferred from this address to the memory area after each RxNE event. - 2. Set the bank address in the DMA\_CMARx registers. Data will be transferred from the I2C\_DR register to this bank after each RxNE event. - 3. Set the desired number of bytes to transfer in the DMA\_CNDTRx registers. This value will be decremented after each RxNE event. - 4. Configure the channel priority using PL[0:1] in the DMA\_CCRx register. - 5. Clear the DIR bit in the DMA\_CCRx register. According to the application requirements, it can be set to issue an interrupt request when half or all of the data transfer is completed. - 6. Set the EN bit in the DMA\_CCRx register to activate the channel. When the number of data transfers set in the DMA controller has been completed, the DMA controller sends an EOT/EOT\_1 signal that the transfer is over to the I2C interface. When interrupts are enabled, a DMA interrupt will be generated. Note: If using DMA for reception, do not set the I2C\_CR2 register's ITBUFEN bit. ## 24.4. I2C interrupts Table 24-1 I2C interrupt requests | Interrupt event | Event flag | Interrupt enable control bit | | | |--------------------------------------------------------|------------|------------------------------|--|--| | START has been sent (Master) | SB | | | | | Address has been sent(Master) / Address matched(Slave) | ADDR | ITEVTEN | | | | Stop detection interrupt flag(Slave) | STOPF | | | | | Transfer Complete Reload | BTF | | | | | Receive buffer not empty | RxNE | ITEVTEN and ITBUFEN | | | | Transmit buffer empty | TxE | TIEVIEN and TIBOLEN | | | | Bus error | BERR | | | | | Arbitration loss(Master) | ARLO | | | | | ACK Failed | AF | ITERREN | | | | Overrun/Underrun | OVR | | | | | PEC error | PECERR | | | | # 24.5. I2C registers Registers can be accessed half-word or word. #### 24.5.1. I2C control register 1 (I2C\_CR1) Address offset: 0x00 Reset value: 0x0000 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----------|---------|---------|---------|---------|---------|----------|-----------|-------------------|----------|---------|---------|---------|---------|---------|----| | SI | WRS<br>T | Re<br>s | Re<br>s | Re<br>s | PO<br>S | AC<br>K | STO<br>P | STAR<br>T | NO<br>STRETC<br>H | ENG<br>C | Re<br>s | Re<br>s | Re<br>s | Re<br>s | Re<br>s | PE | | | RW RW RW | RW RW | | R<br>W | |--|----------|-------|--|--------| |--|----------|-------|--|--------| | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | SWRST | RW | 0 | Software reset. When set, I2C is in reset state. Before the reset release, make sure that the I2C pins are released and the bus is in an idle state. 0: I2C module is not in reset state 1: I2C module is in reset state Note: This bit can be used to reinitialize I2C in error or locked state. If the BUSY bit is 1, no stop condition is detected on the bus. | | 14:12 | Reserved | RES | - | Reserved | | 11 | POS | RW | 0 | ACK/PEC position (for data reception), this register can be set/cleared by software, or cleared by hardware when PE = 0. 0: The ACK bit controls the (N)ACK of the byte currently being received in the shift register. The PEC bit indicates that the byte in the current shift register is PEC 1: The ACK bit controls the (N)ACK of the next byte received in the shift register. The PEC bit indicates that the next byte received in the shift register is a PEC Note: The POS bit can only be used in a 2-byte receive configuration and must be configured before receiving data. In order to NACK the 2nd byte, the ACK bit must be cleared after clearing ADDR. In order to detect the PEC of the second byte, the PEC bit must be set during the ADDR stretch event after the POS bit is configured. | | 10 | ACK | RW | 0 | acknowledgment enable. This register can be set/cleared by software, or cleared by hardware when PE = 0. 0: no response returned 1: Return an acknowledgment after a byte has been received. (matching address or data) | | 9 | STOP | RW | 0 | When a stop condition occurs, software can set/clear this register, or when a stop condition is detected, it is cleared by hardware, when a timeout error is detected, hardware is set. In Master Mode: 0: No stop generation 1: Generate a stop condition after the current byte transfer or after the current start condition is issued In Slave Mode: 0: No stop condition is generated 1: Release the SCL and SDA lines after the current byte transfer | | 8 | START | RW | 0 | The starting condition is generated. This register can be set/cleared by software, or cleared by hardware when a START condition is issued or when PE = 0. Master mode: 0: No start generation 1: Restart/Start condition Slave Mode: 0: No start generation 1: When the bus is idle, generate a start generation (and automatically switch to Master Mode by hardware) | | 7 | NOSTRETCH | RW | 0 | Clock stretching (Slave) is disabled. When the ADDR or BTF flag is set, this bit is used by the slave to disable clock stretching until reset by software. 0: allow clock stretching | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 1: Disable clock stretching | | 6 | ENGC | RW | 0 | General call enabled. 0: Disable general call. Respond to address 00h with NACK 1: Allow general calls. Responds to address 00h with an ACK | | 5:1 | Reserved | RES | - | Reserved | | 0 | PE | RW | 0 | I2C module enabled. 0: Disable 1: I2C enable Note: If a communication is in progress when this bit is cleared, after the current communication ends, the I2C module is disabled and returns to the idle state. Since PE = 0 after the communication ends, all bits are cleared. In master mode, this bit must never be cleared until the communication has ended. | Note: When the STOP/START/PEC bit is set, software should not perform any write operations to I2C\_CR1 until the hardware clears this bit, otheRWise, the STOP/START/PEC bit may be set a second time. # 24.5.2. I2C control register 2 (I2C\_CR2) Address offset: 0x04 Reset value: 0x0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|------|-------|--------------|--------------|--------------|-----|-----|----|----|------|--------|----|----| | Res | Res | Res | LAST | DMAEN | IT-<br>BUFEN | ITEV-<br>TEN | ITER-<br>REN | Res | Res | | | FREC | Q[5:0] | | | | | | | RW | RW | RW | RW | RW | | | RW | RW | RW | RW | RW | RW | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:13 | Reserved | RES | - | Reserved | | 12 | LAST | RW | 0 | DMA last transfer. 0: EOT of next DMA is not the last transfer 1: The EOT of the next DMA is the last transfer Note: This bit is used in master receive mode to allow a NACK to be generated on the last re- ceived data. | | 11 | DMAEN | RW | 0 | DMA request enabled. 0: Disable DMA request, 1: DMA requests are enabled when TxE = 1 or RxNE = 1. | | 10 | ITBUFEN | RW | 0 | Buffer interrupt enable. 0: No interrupt is generated when TxE = 1 or RxNE = 1 1: When TxE = 1 or RxNE = 1, an event interrupt is generated (regardless of the value of DMAEN) | | 9 | ITEVTEN | RW | 0 | Event interrupt enable. 0: Disable 1: Enable event interrupt This interrupt will be generated under thefollowing conditions: SB = 1 (main mode), ADDR = 1 (Master/Slave mode) STOPF = 1 (slave mode) BTF = 1, but no TxE or RxNE events If ITBUFFEN = 1, TxE event is 1 If ITBUFEN = 1, the RxNE event is 1 | | 8 | ITERREN | RW | 0 | Error interrupt enable. 0: Disable error interrupt, 1: Enable error interrupt, This interrupt will be generated under the following conditions: | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | ■ BERR = 1 ■ ARLO = 1 ■ AF = 1 ■ OVR = 1 ■ PECERR = 1 | | 7:6 | Reserved | RES | - | Reserved | | 5:0 | FREQ | RW | 0 | I2C module clock frequency. This register must be configured with the value of the APB clock frequency to generate data setup and hold times that are compatible with the I2C protocol. The minimum allowable frequency that can be set is 4 MHz (standard mode, ie 100 k), 12 MHz (400 k), and the maximum frequency is the highest APB clock frequency of the chip. 000000: Forbidden 000001: Forbidden 000100: 4 MHz 100100: 36 MHz 110000: 48 MHz Greater than 100100: Forbidden. | # 24.5.3. I2C own address register 1 (I2C\_OAR1) Address offset: 0x08 Reset value: 0x0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|---|----|---|----|----|--------|----|----|----|-----| | Res | Res | Res | Res | Res | Res | R | es | | | - | ADD[7: | 1] | | | Res | | | | | | | | | | | RW | RW | RW | RW | RW | RW | | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|--------------------| | 14:8 | Reserved | RES | - | Reserved | | 7:1 | ADD[7:1] | RW | 0 | Bit 7:1 of address | | 0 | reserved | | | | # 24.5.4. I2C data register (I2C\_DR) Address offset: 0x10 Reset value: 0x0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|-----|------|----|----|----| | Res | | | DR[ | 7:0] | | | | | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Reserved | RES | - | Reserved | | 7:0 | DR[7:0] | RW | 0 | 8-bit data register, two independent buffers inside the chip share an address, which are used to store the received data (RX_DR) and place the data to be sent to the bus (TX_DR). Transmitter Mode: Data transfer is automatically started when a byte is written to the DR register (actually written to TX_DR). Once the transmission starts (TxE = 1), if the next data to be transmitted can be written into the DR register in time, the I2C module will maintain a continuous data flow. Receiver Mode: The received byte is copied to the DR register (actually RX_DR) (RxNE = 1). Read out the data register before receiving the next byte (RxNE = 1) to realize continuous data reception. Note: | | | 1) In slave mode, the address will not be copied into the | |--|--------------------------------------------------------------| | | data register DR | | | 2) The hardware does not handle write conflicts (if TxE = | | | 0, the data register can still be written) | | | 3) If the ARLO event occurs while processing the ACK | | | pulse, the received byte will not be copied to the data reg- | | | ister, so it cannot be read | # 24.5.5. I2C stage register 1 (I2C\_SR1) Address offset: 0x14 Reset value: 0x0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|-------|------|------|------|------|----|-----|----|------|----|----|-----|---| | Re | Re | Re | PECER | OVR | AF | ARLO | BERR | Tx | RxN | Re | STOP | Re | BT | ADD | S | | S | S | s | R | 0 | A | ANLO | DEKK | Е | Е | S | F | S | F | R | В | | | | | RC_W0 | RC_W | RC_W | RC_W | RC_W | R | R | | R | | R | R | R | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:13 | Reserved | RES | - | Reserved | | 12 | PECERR | RC_W0 | 0 | A PEC error occurred while receiving. 0: No PEC error, return ACK after receiving PEC (if ACK = 1) 1: There is a PEC error, and NACK is returned after receiving PEC (regardless of the value of ACK) This bit is cleared by software by writing 0, or by hardware when PE = 0. | | 11 | OVR | RC_W0 | 0 | Overload/Underload flag. 0: no overload/underload, 1: Overload/underload occurred. When NOSTRETCH = 1, this bit is set by hardware in slave mode, In the receive mode, when a new byte is received (including the ACK response pulse), and the contents of the data register have not been read out, the newly received byte will be lost. In transmit mode when a new byte is to be sent, but no new data is written to the data register, the same byte will be sent twice. This bit is cleared by software by writing 0, or by hardware when PE = 0. Note: If a write to the data register occurs very close to the rising edge of SCL, the transmitted data is indeterminate and a hold time error occurs. | | 10 | AF | RC_W0 | 0 | Reply failure flag. 0: no response failed, 1: Reply failed. Hardware will set this register when no acknowledgement is returned. This bit is cleared by software by writing 0, or by hardware when PE = 0. | | 9 | ARLO | RC_W0 | 0 | Arbitration lost (main mode). 0: no arbitration loss is detected. 1: Arbitration loss detected. This register is set by hardware when the interface loses control of the bus to another host. This bit is cleared by software by writing 0, or by hardware when PE = 0. After an ARLO event, the I2C interface automatically switches back to slave mode (M/SL = 0). | | 8 | BERR | RC_W0 | 0 | Bus error flag. 0: No start or stop condition error. 1: Error in start or stop condition. This bit is set by hardware when the interface detects a false start or stop condition. | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | This bit is cleared by software by writing 0, or by hardware when PE = 0. | | 7 | TxE | R | 0 | The data register is empty (when transmitting) flag. 0: The data register is not empty. 1: The data register is empty. When sending data, this bit is set to 1 when the data register is empty, and this bit is not set during the sending address phase. This bit can be cleared by software writing data to the DR register, or automatically by hardware after a START or STOP condition occurs, or when PE = 0. This bit is not set if a NACK is received, or if the next byte to be sent is PEC (PEC = 1). Note: After writing the first data to be sent, or writing data when BTF is set, the TxE bit cannot be cleared, because the data register is empty at this time. | | 6 | RxNE | R | 0 | Data register not empty (on reception) flag. 0: The data register is empty. 1: The data register is not empty. On reception, this register is set when the data register is not empty. During the receive address phase, this register is not set. This register is cleared by software reads and writes to the data register, or by hardware when PE = 0. Note: When BTF is set, reading data does not clear the RxNE bit because the data register is still full. | | 5 | Reserved | RES | | Reserved | | 4 | STOPF | R | 0 | Stop condition detection bit (slave mode). 0: No stop bit detected. 1: Stop condition detected. After an acknowledgment (if ACK = 1), the hardware sets this bit to 1 when the slave device detects a stop condition on the bus. After the software reads the I2C_SR1 register, a write to the I2C_CR1 register will clear this bit, or when PE = 0, the hardware will clear this bit. Note: The STOPF bit is not set after a NACK is received. | | 3 | Reserved | | | | | 2 | BTF | R | 0 | End of byte transfer flag. 0: Byte transfer not complete 1: Byte transfer ended successfully The hardware will set this register in the following cases (when slave mode, NOSTRETCH = 0, master mode, regardless of NOSTRETCH): — On reception, when a new byte is received (including the ACK pulse) and the data register has not been read (RxNE = 1). — When transmitting, when a new data should be transmitted and the data register has not been written with new data (TxE = 1). This bit is cleared by a read or write to the data register after software reads the I2C_SR1 register, or by hardware after sending a start or stop condition, or when PE = 0. Note: After receiving a NACK, the BTF bit is not set. | | 1 | ADDR | R | 0 | Address has been sent (Master mode)/Address matched (Slave mode). After the software reads the I2C_SR1 register, reading the I2C_SR2 register will clear this bit, when PE = 0, it will be cleared by hardware. Address matching (Slave): | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 0: The address does not match or the address was not received, 1: The received address matches. Hardware will set this bit when the received slave address matches the OAR register or general call address. Note: In slave mode, it is recommended to perform a complete clearing sequence, that is, after ADDR is set, read the SR1 register first, and then read the SR2 register. Address has been sent (Master): 0: Address sending has not ended, 1: Address sending ends. For a 7-bit address, it is set when the ACK byte is received. Note: This register will not be set after receiving a NACK. | | 0 | SB | R | 0 | Start bit flag (master mode). 0: start condition not sent, 1: The start condition has been sent, — This register is set when a START condition is sent. — After the software reads the I2C_SR1 register, a write to the data register will clear this bit, or when PE = 0, it will be cleared by hardware. | ## 24.5.6. I2C stage registor 2 (I2C\_SR2) Address offset: 0x18 Reset value: 0x0000 Note: Even if the ADDR flag is set after reading the I2C\_SR1 register, reading the I2C\_SR2 register after reading I2C\_SR1 will clear the ADDR flag. Therefore, the I2C\_SR2 register must be read only when the ADDR bit of the I2C\_SR1 register is found to be set or the STOPF bit is cleared. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|-----|-----|-----|--------------|-----|-----|------|-----| | | | | Re | s | | | | Res | Res | Res | GEN-<br>CALL | Res | TRA | BUSY | MSL | | R | R | R | R | R | R | R | R | | | | R | | R | R | R | | D' | Maria | DAN | D. A.V.I. | F | |------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | R/W | Reset Value | Function | | 15:7 | Reserved | | | | | 4 | GENCALL | R | 0 | General call address (slave mode). 0: No broadcast call address received, 1: When ENGC = 1, the address of the general call is received. Hardware clears this register when a STOP condition or a repeated START condition occurs, or when PE = 0. | | 3 | Reserved | RES | - | Reserved | | 2 | TRA | R | 0 | send/receive flag. 0: data received 1: Data has been sent At the end of the entire address transfer phase, this register is set according to the R/W bit of the address byte. Hardware clears this register when a STOP condition is detected (STOPF = 1), or a repeated-START condition, or bus arbitration is lost (ARLO = 1), or when PE = 0. | | 1 | BUSY | R | 0 | Bus busy flag. 0: No data communication on the bus 1: Polarity data communication is in progress on the bus Set by hardware when SDA or SCL is detected low. | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Hardware clears when a stop condition is detected. This register indicates the current bus communication in progress, this information is still updated when the interface is disabled (PE = 0). | | 0 | MSL | R | 0 | Master-slave mode. 0: slave 1: master — Set by hardware when the interface is in master mode (SB = 1), — Hardware cleared when a stop condition is detected on the bus (STOPF = 1), arbitration lost (ARLO = 1), or when PE = 0. | # 24.5.7. I2C clock control register (I2C\_CCR) Address offset: 0x1C Reset value: 0x0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|-----|-----|----|----|----|----|----|-----|---------|----|----|----|----|----| | F/S | DUTY | Res | Res | | | | | | CCF | R[11:0] | | | | | | | RW | RW | | | RW | Bit | Name | R/W | Reset Value | Function | |-------|-----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | F/S | RW | 0 | I2C Master mode selection. 0: Standard mode 1: Fast Mode | | 14 | DUTY | RW | 0 | Duty cycle in fast mode. 0: In fast mode: T <sub>low</sub> /T <sub>high</sub> = 2 1: In fast mode: T <sub>low</sub> /T <sub>high</sub> = 16/9 | | 13:12 | Reserved | RES | | Reserved | | 11:0 | CCR[11:0] | RW | 0 | Clock control division factor in fast/standard mode (master mode). This division factor is used to set the SCL clock in master mode. ■ Standard Mode: ▶ Thigh = CCR x Tpclk ▶ Tlow = CCR x Tpclk ■ Express Mode: ▶ DUTY = 0: Thigh = CCR x Tpclk Tlow = 2 x ccR x Tpclk ➤ DUTY = 1 (to reach 400KHz): Thigh = 9 x CCR x Tpclk Tlow = 16 x ccR x Tpclk Note: 1. The minimum allowed setting is 0x04, and the minimum allowed in fast DUTY mode is 0x01 2. Thigh = tr(SCL) + tw(SCLH) 3. Tlow = tr(SCL) + tw(SCLL) 4. These delays have no filter 5. This register can only be configured when PE = 0, 6. fck should be an integer multiple of 10 MHz, so that the fast 400 kHz can be correctly generated at which | # 24.5.8. I2C TRISE register (I2C\_TRISE) Address offset: 0x20 Reset value: 0x0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|------|--------|----|----| | Res | | TRIS | E[5:0] | | | | | | | | | | | | | | RW | RW | RW | RW | RW | RW | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:6 | Reserved | RES | - | Reserved | | 5:0 | TRISE | RW | 0 | Maximum rise time in fast/standard mode (master mode). These bits should provide the maximum duration of the S CL feedback loop in master mode. The purpose of this is to maintain a stable frequency of SCL regardless of the duration of the rising edge of SCL. These bits must be set to the maximum SCL rise time given in the I2C bus specification in 1 increments. For example: the maximum allowable SCL rise time in standard mode is 1000ns. If the value in FREQ [5:0] in the I2C_CR2 register is equal to 0x08, Tpclk = 125ns, then TRISE is configured as 0x09 (1000ns/125ns = 8 + 1 = 9). Filter values can also be added to TRISE. If the result is not an integer, the integer part is written to TRISE to ensure the t HIGH parameter. Note: This register can only be set when PE = 0. | # 24.5.9. I2C register map | 0" 1 | | 10 | - | ~ | OI. | | | | | | | | | | | | | |--------|-------------|-------|----------|------|------------|-------|--------------|--------------|--------------|----------------------------------|------|--------|--------------|------|------|------|-----| | Offset | Register | 15 | 14 | 13 | 12 | 7 | 10 | 6 | 8 | 7 | 9 | 2 | 4 | 3 | 2 | 1 | 0 | | 0x00 | I2C_CR1 | SWRST | Res. | Res. | Res. | POS | ACK | STOP | START | NOS-<br>TRETCH | ENGC | ENPEC | Res. | Res. | Res. | Res. | PE | | | Reset value | 0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 0 | | 0x04 | I2C_CR2 | Res. | Res. | Res. | LAST | DMAEN | IT-<br>BUFEN | ITEV-<br>TEN | ITER-<br>REN | S S S S S FREQ[5:0] | | | | | | | | | | Reset value | | | | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | | 0x08 | I2C_OAR1 | Res ADD[7:1] | | | | | | | | | | Reset value | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0x10 | I2C_DR | Res | Res . | Res | Res | Res | Res . | Res | Res | DR[7:0] | | | | | | | | | | Reset value | | | 1 | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x14 | I2C_SR1 | Res. | Res. | Res. | PECER<br>R | OVR | AF | ARLO | BERR | TXE | RXNE | Res. | STOPF | Res. | ВТF | ADDR | SB | | | Reset value | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | 0 | | 0 | | 0x18 | I2C_SR2 | Res. GEN-<br>CALL | Res. | TRA | BUSY | MSL | | | Reset value | | | | | | | | | | | | 0 | | 0 | 0 | 0 | | 0x1C | I2C_CCR | F/S | DUT<br>Y | Res. | Res. | | | | | | CCR | [11:0] | | | | | | | | Reset value | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x20 | I2C_TRISE | Res. Si Si TRISE[5:0] | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | # 25. Universal synchronous asynchronous receiver transmitter (USART) ### 25.1. Introduction The universal synchronous asynchronous receiver transmitter (USART) offers a flexible means of Full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The USART offers a very wide range of baud rates using a programmable baud rate generator. It supports synchronous one-way communication and Half-duplex Single-wire communication, as well as multiprocessor communications. High speed data communication is possible by using the DMA (direct memory access) for multibuffer configuration. #### 25.2. USART main features - Full-duplex asynchronous communications - NRZ standard format - Configurable oversampling method by 16 or 8 to give flexibility between speed and clock tolerance - A common programmable transmit and receive baud rate of up to 4.5Mbit/s. - Programmable data word length (8 or 9 bits) - Configurable stop bits (1 or 2 stop bits) - Synchronous mode and clock output for synchronous communications - Single-wire Half-duplex communications - Separate enable bits for transmitter and receiver - Hardware flow control - Receive/transmit bytes by DMA buffer - Detection flag - Receive buffer full - Send buffer empty - End of transmission - Parity Control - Send check digit - Check the received data - Flagged interrupt sources - CTS change - Send register empty - Send completed - > Receive data register full - > Bus idle detected - Overflow error - Frame error - Noise operation - Error detection - Multiprocessor communication - If the address does not match, enter silent mode - Wake-up from silent mode: description by idle detection and address flag USART functional. # 25.3. USART function description USART interface is connected with other devices through three pins. Any USART bidirectional communication requires a minimum of two pins: Receive data In (RX) and Transmit data Out (TX): **RX:** Receive data Input. This is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. **TX:** Transmit data Output. When the transmitter is disabled, the output pin returns to its I/O port configuration. When the transmitter is enabled and nothing is to be transmitted, the TX pin is at high level. In Single-wire and Smartcard modes, this I/O is used to transmit and receive the data. - An Idle Line prior to transmission or reception - A start bit - A data word (8 or 9 bits) least significant bit first - 1, 2 stop bits, thus indicating the end of the data frame - The USART interface uses a baud rate generator: Representation of 12-bit Integers and 4-bit Fraction - A status register (USART\_SR) - Data registers (USART DR) - A baud rate register (USART\_BRR) The following pins are required in synchronous mode: #### CK: Transmitter clock output. Clock output. This pin outputs the transmitter data clock for synchronous transmission corresponding to SPI master mode (no clock pulses on start bit and stop it, and a software option to end a clock pulse on the last data bit). In parallel, data an be received synchronously on RX. This can be used to control peripherals that ave shift registers (e.g. LCD drivers). The clock phase and polarity are software rogrammable. The following pins are required in RS232 Hardware flow control mode: - nCTS: Clear To Send blocks the data transmission at the end of the current transfer when high - nRTS: Request to send indicates that the USART is ready to receive data (when low). Figure 25-1 USART block diagram #### 25.3.1. USART character description World length may be selected as being either 8 or 9 bits by programming the M bits in the USART\_CR1 register. The TX pin is low during the start bit and high during the stop bit. An Idle character is interpreted as an entire frame of "1"s followed by the start bit of the next frame containing the data(the number of "1"s includes the number of stop bits) A Break character is interpreted on receiving "0"s for a frame period(including the stop bit period, which is also '0'). At the end of the break frame, the transmitter inserts 1 or 2 stop bits. Transmission and reception are driven by a common baud rate generator, the clock for each is generated when the enable bit is set respectively for the transmitter and receiver. Figure 25-2 Word length programming #### 25.3.2. Transmitter The transmitter can send data words of either 8 or 9 bits depending on the M bits status. The Transmit Enable bit (TE) must be set in order to activate the transmitter function. The data in the transmit shift register is output on the TX pin and the corresponding clock pulses are output on the CK pin. #### 25.3.2.1. Character transmission During an USART transmission, data shifts out least significant bit first (default configuration) on the TX pin. In this mode, the USART\_DR register consists of a buffer (DR) between the internal bus and the transmit shift register. Every character is preceded by a start bit which is a logic level low for one bit period. The character is terminated by a configurable number of stop bits. The USART supports multiple stop bit configurations: 1 and 2 stop bits. #### Note: The TE bit should not be reset during transmission of data. Resetting the TE bit during the transmission will corrupt the data on the TX pin as the baud rate counters will get frozen. The current data being transmitted will be lost. An idle frame will be sent after the TE bit is enabled. #### 25.3.2.2. Configurable stop bits The number of stop bits to be transmitted with every character can be programmed in Control register 2, bits 13,12. - 1) 1 stop bit: This is the default value of number of stop bits. - 2) 2 stop bits: This will be supported by normal USART, Single-wire and Modem modes. An idle frame transmission will include the stop bits. A break transmission will be 10 low bits (when m = 0) or 11 low bits (when m = 1) followed by 2 stop bits. It is not possible to transmit long breaks (break of length greater than 9/10 low bits). Figure 25-3 Configurable stop bits Character transmission procedure - 1) Enable the USART by writing the UE bit in USART\_CR1 register to 1. - 2) Program the M bits in USART\_CR1 to define the word length. - 3) Program the number of stop bits in USART\_CR2. - 4) Select DMA enable (DMAT) in USART\_CR3 if multibuffer communication is to take place. Configure the DMA register as explained in multibuffer communication. - 5) Select the desired baud rate using the USART\_BRR register. - 6) Set the TE bit in USART\_CR1 to send an idle frame as first transmission. - 7) Write the data to send in the USART\_DR register (this clears the TXE bit). Repeat this for each data to be transmitted in case of single buffer. - 8) After writing the last data into the USART\_DR register, wait until TC = 1. This indicates that the transmission of the last frame is complete. This is required for instance when the USART is disabled or enters the Halt mode to avoid corrupting the last transmission. #### 25.3.2.3. Single byte communication Clearing the TXE bit is always performed by a write to the transmit data register. The TXE bit is set by hardware and it indicates: - The data has been moved from the USART\_TDR register to the shift register and the data transmission has started. - The USART\_TDR register is empty. ■ The next data can be written in the USART\_TDR register without oveRWriting the previous data. This flag generates an interrupt if the TXEIE bit is set. When a transmission is taking place, a write instruction to the USART\_DR register stores the data in the DR register, next, the data is copied in the shift register at the end of the currently ongoing transmission. When no transmission is taking place, a write instruction to the USART\_DR register places the data in the shift register, the data transmission starts, and the TXE bit is set. If a frame is transmitted (after the stop bit) and the TXE bit is set, the TC bit goes high. An interrupt is generated if the TCIE bit is set in the USART\_CR1 register. After writing the last data in the USART\_TDR register, it is mandatory to wait for TC = 1 before disabling the USART or causing the microcontroller to enter the low-power mode Use the following software procedure to clear the TC bit: - 1. Read the USART\_SR register once, - 2. Write the USART\_DR register once. Note: The TC bit can also be cleared by software by writing '0' to it. This clearing method is only recommended for use in multi-buffer communication mode. Figure 25-4 TC/TXE behavior when transmitting #### 25.3.2.4. Break characters Setting the SBK bit transmits a break character. The break frame length depends on the M bits. If a '1' is written to the SBK bit, a break character is sent on the TX line after completing the current character transmission. The SBK bit is set by the write operation and it is reset by hardware when the break character is completed (during the stop bits after the break character). The USART inserts a logic 1 signal (STOP) for the duration of at the end of the break frame to guarantee the recognition of the start bit of the next frame. If software resets the SBK bit before starting to transmit the break frame, the break symbol will not be sent. If two consecutive break frames are to be sent, the SBK bit should be set after the stop bit of the previous break symbol. #### 25.3.2.5. Idle characters Setting the TE bit drives the USART to send an idle frame before the first data frame. #### 25.3.3. Recevier The USART can receive data words of either 7, 8 or 9 bits depending on the M bits in the USART\_CR1 register. #### 25.3.3.1. Start bit detection In the USART, the start bit is detected when a specific sequence of samples is recognized. This sequence is: 1 1 1 0 X 0 X 0 X 0 0 0 0. Figure 25-5 Start bit detection If the sequence is incomplete, the receiver will exit the start bit detection and return to the idle state (without setting the flag) to wait for a falling edge. If all 3 sample points are '0' (the first sample at bits 3, 5, and 7, and the second sample at bits 8, 9, and 10 are all '0'), then acknowledge receipt Start bit, then set the RXNE flag bit, if RXNEIE = 1, an interrupt will be generated. If only 2 of the 3 sample points are '0' twice ( the 3rd, 5th, 7th sample point and the 8th, 9th, 10th sample point ), then the start bit is still valid, but The NE noise flag is set. If this condition cannot be met, the detection process of the start bit is aborted, and the receiver will return to the idle state ( the flag bit is not set ). If at one time only 2 of the 3 sample points are '0' (the 3rd, 5th, 7th sample point or the 8th, 9th, 10th sample point), then the start bit is still valid, but the NE noise flag is set. #### 25.3.3.2. Character reception During USART reception, the least significant bit of data is shifted in first from the RX pin. In this mode, the USART\_DR register contains a buffer between the internal bus and the receive shift register. Configuration steps: - 1. Set UE in USART\_CR1 register to 1 to activate USART. - 2. Program the M bits of USART\_CR1 to define the word length - 3. Write the number of stop bits in USART\_CR2 - 4. If multi-buffer communication is required, select the DMA enable bit (DMAR) in USART\_CR3. Configure the DMA registers as required for multi-buffer communication. - 5. Select the desired baud rate using the baud rate register USART\_BRR. - 6. Set the RE bit of USART\_CR1. Activate the receiver to start looking for the start bit. When a character is received: - The RXNE bit is set. It indicates that the contents of the shift register are transferred to the RDR. In other words, the data has been received and can be read (including error flags associated with it). - If the RXNEIE bit is set, an interrupt is generated. - If a frame error, noise or overflow error is detected during reception, the error flag will be set - In multi-buffer communication, RXNE is set up after each byte is received, and is cleared by the DMA read operation of the data register. - In single buffer mode, the RXNE bit is cleared by software reading the USART\_DR register. The RXNE flag can also be cleared by writing 0 to it. The RXNE bit must be cleared before the end of the next character reception to avoid overrun errors. Note: The RE bit should not be reset while receiving data. If the RE bit is cleared on reception, the reception of the current byte is lost. #### 25.3.3.3. Break character When a break character is received, the USART handles it as a framing error. #### 25.3.3.4. Idle character When an idle frame is detected, there is the same procedure as for a received data character plus an interrupt if the IDLEIE bit is set. #### 25.3.3.5. Overrun error An overrun error occurs when a character is received when RXNE has not been reset. Data can not be transferred from the shift register to the RDR register until the RXNE bit is cleared. The RXNE flag is set after every byte received. An overrun error occurs if RXNE flag is set when the next data is received or the previous DMA request has not been serviced. When an overrun error occurs: - The ORE bit is set. - The RDR content will not be lost. The previous data is available when a read to USART\_RDR is performed. - The shift register will be oveRWritten. After that point, any data received during overrun is lost. - An interrupt is generated if either the RXNEIE bit is set or both the EIE and DMAR bits are set. - Sequential read operations of USART\_SR and USART\_DR registers can reset the ORE bit - Note: When the *ORE* bit is set, it indicates that at least 1 data has been lost. There are two possibilities: - If RXNE = 1, the last valid data is still in the receive register RDR and can be read. - If RXNE = 0, it means that the last valid data has been read, and there is nothing to read in RDR. This can happen when new (ie lost) data is received while the last valid data is being read in the RDR. This can also happen when new data is received during the read sequence (between the USART\_SR register read access and the USART\_DR read access). #### 25.3.3.6. Noise error Data recovery is performed by distinguishing between valid input data and noise using oversampling techniques (except synchronous mode). Figure 25-6 Data sampling for noise detection | Sample value | NE state | Bit value received | Data validity | |--------------|----------|--------------------|---------------| | 000 | 0 | 0 | Valid | | 001 | 1 | 0 | Not Valid | | 010 | 1 | 0 | Not Valid | | 011 | 1 | 1 | Not Valid | | 100 | 1 | 0 | Not Valid | | 101 | 1 | 1 | Not Valid | | 110 | 1 | 1 | Not Valid | | 111 | 0 | 1 | Valid | Table 25-1 Noise detection from sampled data When noise is detected in the received frame: - Set the NE flag on the rising edge of the RXNE bit. - Invalid data is transferred from the shift register to the USART\_DR register. - In the case of single-byte communication, no interrupt is generated. However, since the NE flag and the RXNE flag are set at the same time, RXNE will generate an interrupt. In the case of multi-buffer communication, an interrupt will be generated if the EIE bit in the USART\_CR3 register has been set. First read USART\_SR, then read USART\_DR register, will clear the NE flag bit. #### 25.3.3.7. Framing error A framing error is detected when the stop bit is not recognized on reception at the expected time, following either a de-synchronization or excessive noise. When the framing error is detected: - The FE bit is set by hardware - The invalid data is transferred from the Shift register to the USART\_RDR register. - No interrupt is generated in case of single byte communication. However this bit rises at the same time as the RXNE bit which itself generates an interrupt. In case of multibuffer communication an interrupt will be issued if the EIE bit is set in the USART\_CR3 register. Sequential reads of the USART\_SR and USART\_DR registers reset the FE bit. #### 25.3.3.8. Configurable stop bits during reception The number of stop bits to be received can be configured through the control bits of Control Register 2 - it can be either 1 or 2 in normal mode. - 1 stop bit: Sampling for 1 stop Bit is done on the 8th, 9th and 10th samples. - 2 stop bits: Sampling for 2 stop bits is done on the 8th, 9th and 10th samples of the first stop bit. If a framing error is detected during the first stop bit the framing error flag will be set. The second stop bit is not checked for framing error. The RXNE flag will be set at the end of the first stop bit. #### 25.3.4. USART baud rate generation The baud rate for the receiver and transmitter (Rx and Tx) are both set to the same value as programmed in the USART\_BRR register. $$Tx / Rx baud = fCK/(16*USARTDIV)$$ Here *fCK* is the clock to the peripheral USARTDIV is an unsigned fixed-point number. The 12-bit value is set in the USART\_BRR register. Note: After writing to *USART\_BRR*, the baud rate counter is replaced by the new value of the baud rate register. Therefore, do not change the value of the baud rate register while communication is in progress. #### How to derive USARTDIV from USART\_BRR register values #### Example 1: If DIV\_Mantissa = 27, DIV\_Fraction = 12 (USART\_BRR = 0x1BC), then: Mantissa (USARTDIV) = 27 Fraction (USARTDIV) = 12/16 = 0.75 Therefore USARTDIV = 27.75 #### Example 2: To program USARTDIV = 25.62, then: DIV\_Fraction = 16\*0.62 = 9.92 The nearest integer is: 10 = 0x0A DIV\_Mantissa = mantissa (25.620) = 25 = 0x19 Then, $USART_BRR = 0x19A$ #### Example 3: To program USARTDIV = 50.99, then: DIV\_Fraction = 16\*0.99 = 15.84 The nearest integer is: $16 = 0x10 = > DIV_{frac}[3:0]$ overflow = > carry must be added to the fractional part DIV\_Mantissa = mantissa (50.990 + carry) = 51 = 0x33 Then, USART BRR = 0x330, USARTDIV = 51 | Baud rate | | F <sub>PCLK</sub> = 36 MHz | | | F <sub>PCLK</sub> = 72 MHz | | | | |-----------|-------|----------------------------|----------|----------|----------------------------|---------|----------|--| | S.No | Kbps | Actual | BRR | Error(%) | Actual | BRR | Error(%) | | | 1 | 2.4 | 2.400 | 937.5 | 0% | 2.4 | 1875 | 0% | | | 2 | 9.6 | 9.600 | 234.375 | 0% | 9.6 | 468.75 | 0% | | | 3 | 19.2 | 19.2 | 117.1875 | 0% | 19.2 | 234.375 | 0% | | | 4 | 57.6 | 57.6 | 39.0625 | 0% | 57.6 | 78.125 | 0% | | | 5 | 115.2 | 115.384 | 19.5 | 0.15% | 115.2 | 39.0625 | 0% | | | 6 | 230.4 | 230.769 | 9.75 | 0.16% | 230.769 | 19.5 | 0.16% | | | 7 | 460.8 | 461.538 | 4.875 | 0.16% | 461.538 | 9.75 | 0.16% | | | 8 | 921.6 | 923.076 | 2.4375 | 0.16% | 923.076 | 4.875 | 0.16% | | | 9 | 2250 | 2250 | 1 | 0% | 2250 | 2 | 0% | | | 10 | 4500 | N.A | N.A | N.A | 4500 | 1 | 0% | | The lower the CPU clock the lower the accuracy for a particular baud rate. The upper limit of the achievable baud rate can be fixed with these data. #### 25.3.5. USART receiver's tolerance to clock deviation The asynchronous receiver of the USART works correctly only if the total clock system deviation is less than the tolerance of the USART receiver. The causes which contribute to the total deviation are: - DTRA: Deviation due to the transmitter error (which also includes the deviation of the transmitter's local oscillator) - DQUANT: Error due to the baud rate quantization of the receiver - DREC: Deviation of the receiver's local oscillator - DTCL: Deviation due to the transmission line (generally due to the transceivers which can introduce an asymmetry between the low-to-high transition timing and the high-tolow transition timing) DTRA + DQUANT + DREC + DTCL < USART receiver's tolerance. For normal reception of data, the tolerance of the USART receiver is equal to the maximum tolerable variation, which depends on the following choices: - 10- or 11-bit character length defined by the M bits of the USART\_CR1 register - whether to use fractional baud rate to generate Table 25-2 USART receiver tolerance when DIV Fraction is 0 | M bit | NF is an error | NF is don't care | | | |-------|----------------|------------------|--|--| | 0 | 3.75% | 4.375% | | | | 1 | 3.41% | 3.97% | | | Table 25-3 USART receiver tolerance when DIV Franction is different from 0 | M bit | NF is an error | NF is don't care | |-------|----------------|------------------| | 0 | 3.33% | 3.88% | | 1 | 3.03% | 3.53% | #### 25.3.6. USART auto baud rate detection The USART is able to detect and automatically set the USART\_BRR register value based on the reception of one character. Automatic baud rate detection is useful under two circumstances: 1)The communication speed of the system is not known in advance 2)The system is using a relatively low accuracy clock source and this mechanism allows the correct baud rate to be obtained without measuring the clock deviation. The clock source frequency must be compatible with the expected communication speed (over-sampling by 16 must be selected and baudrate between fCK/65535 and fCK/16. Before activating the auto baud rate detection, the auto baud rate detection mode must be chosen. There are various modes based on different character patterns (They can be chosen through the ABR-MOD[1:0] field in the USART\_CR3 register). In these auto baud rate modes, the baud rate is measured several times during the synchronization data reception and each measurement is compared to the previous one. These modes are: **Mode 0**: Any character starting with a bit at 1. In this case the USART measures the duration of the Start bit (falling edge to rising edge). **Mode 1**: Any character starting with a 10xx bit pattern. In this case, the USART measures the duration of the Start and of the 1st data bit. The measurement is done falling edge to falling edge, ensuring better accuracy in the case of slow signal slopes. In parallel, another check is performed for each intermediate transition of RX line. An error is generated if the transitions on RX are not sufficiently synchronized with the receiver (the receiver being based on the baud rate calculated on bit 0). Prior to activating auto baud rate detection, the USART\_BRR register must be initialized by writing a non-zero baud rate value. The automatic baud rate detection is activated by setting the ABREN bit in the USART\_CR2 register. The USART will then wait for the first character on the RX line. The auto baud rate operation completion is indicated by the setting of the ABRF flag in the USART\_ISR register. If the line is noisy, the correct baud rate detection cannot be guaranteed. In this case the BRR value may be corrupted and the ABRE error flag will be set. This also happens if the communication speed is not compatible with the automatic baud rate detection range (bit duration not between 16 and 65536 clock periods (oversampling by 16) and not between 8 and 65536 clock periods (oversampling by 8)). The RXNE interrupt will signal the end of the operation. At any later time, the auto baud rate detection may be relaunched by resetting the ABRF flag (by writing a 0). Note: If the USART is disabled (UE = 0) during an auto baud rate operation, the BRR value may be corrupted. #### 25.3.7. Multiprocessor communication using USART It is possible to perform multiprocessor communication with the USART (with several USARTs connected in a network). For instance one of the USARTs can be the master, its TX output connected to the RX inputs of the other USARTs. The others are slaves, their respective TX outputs are logically ANDed together and connected to the RX input of the master. In multiprocessor configurations it is often desirable that only the intended message recipient should actively receive the full message contents, thus reducing redundant USART service overhead for all non addressed receivers. The non addressed devices may be placed in mute mode by means of the muting function. In mute mode: - None of the reception status bits can be set. - All the receive interrupts are inhibited. - The RWU bit in USART\_ISR register is set to 1. RWU can be controlled automatically by hardware or by software, through the MMRQ bit in the USART\_RQR register, under certain conditions. The USART can enter or exit from mute mode using one of two methods, depending on the WAKE bit in the USART\_CR1 register: - Idle Line detection if the WAKE bit is reset. - Address Mark detection if the WAKE bit is set. #### 25.3.7.1. Idle line detection (WAKE = 0) The USART enters mute mode when the RWU bit is written to 1. It wakes up when an Idle frame is detected. Then the RWU bit is cleared by hardware but the IDLE bit is not set in the USART\_ISR register. An example of mute mode behavior using Idle line detection is given in Figure 27-7. Figure 25-7 Mute mode using Idle line detection #### 25.3.7.2. Address mark check (WAKE = 1) In this mode, bytes are recognized as addresses if their MSB is a '1' otheRWise they are considered as data. In an address byte, the address of the targeted receiver is put in the 4 LSBs. The choice of 4-bit address detection is done using the ADDM7 bit. This 4-bit/7-bit word is compared by the receiver with its own address which is programmed in the ADD bits in the USART\_CR2 register. If the received byte does not match its programmed address, the USART enters silent mode. At this point, the hardware sets the RWU bit. Receiving this byte will neither set the RXNE flag nor generate an interrupt or issue a DMA request because the USART is already in silent mode. When the received byte matches the programmed address in the receiver, the USART exits silent mode. Then the RWU bit is cleared and subsequent bytes are received normally. The RXNE bit will be set when this matching address byte is received because the RWU bit has been cleared. When the receive buffer contains no data (RXNE = 0 in USART\_SR), the RWU bit can be written to 0 or 1. OtheRWise, the write operation is ignored. The figure below shows an example of using ad- dress mark detection to wake up and enter silent mode. Figure 25-8 Slient mode with address tag detection #### 25.3.7.3. Check control Setting the PCE bit on the USART\_CR1 register enables parity control (generates a parity bit when transmitting, and performs parity checking when receiving). The possible USART frame formats are listed in the table below according to the frame length defined by the M bits. M bit PCE bit USART fram 0 0 SB—8 bit data—STB 0 1 SB—7 bit data—PB—STB 1 0 SB—9 bit data—STB 1 1 SB—8 bit data—PB—STB Table 25-4 Frame format When waking up a device with an address tag, the address is matched only considering the *MSB* bits of the data, not the parity bits. (*MSB* is the last sent out of the data bits, followed by the parity bit or stop bit) #### 25.3.7.4. Even parity The parity bit is calculated to obtain an even number of "1s" inside the frame of the 7 or 8 LSB bits (depending on M bits values) and the parity bit. As an example, if data = 00110101, and 4 bits are set, then the parity bit will be 0 if even parity is selected (PS bit in $USART\_CR1 = 0$ ). #### 25.3.7.5. Odd parity The parity bit is calculated to obtain an odd number of "1s" inside the frame made of the 7 or 8 LSB bits (depending on M bits values) and the parity bit. As an example, if data = 00110101 and 4 bits set, then the parity bit will be 1 if odd parity is selected (PS bit in USART\_CR1 = 1). #### 25.3.7.6. Transfer mode If the PCE bit is set in USART\_CR1, then the MSB bit of the data written in the data register is transmitted but is changed by the parity bit (even number of "1s" if even parity is selected or an odd number of "1s" if odd parity is selected). If the parity check fails, the PE flag is set in the USART\_ISR register and an interrupt is generated if PEIE is set in the USART\_CR1 register. The PE flag is cleared by software riting 1 to the PECF in the USART\_ICR register. #### 25.3.8. USART synchronous mode The synchronous mode is selected by writing the CLKEN bit in the USART\_CR2 register to 1. In synchronous mode, the following bits must be kept cleared: #### ■ The HDSEL bit in USART\_CR3 register The USART allows the user to control bidirectional synchronous serial communications in a master mode. The CK pin is the output of the USART transmitter clock. During the start and stop bits, there is no clock pulse on the CK pin. Depending on the state of the LBCL bit in the USART\_CR2 register, a clock pulse is generated or not generated during the last valid data bit. The CPOL bit in the USART\_CR2 register allows the user to select the clock polarity, and the CPHA bit in the USART\_CR2 register allows the user to select the phase of the external clock. The external CK clock is not activated during bus idle periods, before actual data arrives and when the disconnect symbol is sent. In synchronous mode, the USART transmitter works exactly the same as in asynchronous mode. But because CK is synchronous with TX (according to CPOL and CPHA), data on TX is sent synchronously with CK. The USART receiver in synchronous mode works differently than in asynchronous mode. If RE = 1, the data is sampled on CK (rising or falling according to CPOL and CPHA) without any oversampling. But setup time and duration (depending on baud rate, 1/16 bit time) must be considered. Notice: CK pin works together with the TX pin. Thus, the clock is only provided when the transmitter is enabled (TE = 1) and data is being sent (writing data to the $USART_DR$ register). This means that it is impossible to receive a sync data without sending data. LBCL, CPOL and CPHA bits should be when both the transmitter and receiver are disabled, these bits cannot be changed when the transmitter or receiver is enabled. TE and RE in the same instruction to reduce receiver setup and hold time. USART only supports master mode: it cannot receive or transmit data with an input clock from other devices (CK is always an output). Figure 25-9 Example of USART isochronous transmission Figure 25-10 USART data clock timing example (M = 0) Figure 25-11 USART data clock timing example(M = 1) Figure 25-12 RX data sample/hold time #### 25.3.9. USART single-wire half-duplex communication Single-wire Half-duplex mode is selected by setting the HDSEL bit in the USART\_CR3 register. In this mode, the following bits must be kept cleared: ■ LINEN and CLKEN bits in the USART\_CR2 register The USART can be configured to follow a Single-wire Half-duplex protocol where the TX and RX lines are internally connected. The selection between half- and Full-duplex communication is made with a control bit HDSEL in USART\_CR3. As soon as HDSEL is written to 1: - The RX pin is no longer used - The TX pin is always released when no data is transmitted. Thus, it acts as a standard I/O in idle or in reception. It means that the I/O must be configured so that TX is configured as alternate function open-drain with an external pull-up. Apart from this, the communication protocol is similar to normal USART mode. Any conflicts on the line must be managed by software (by the use of a centralized arbiter, for instance). In particular, the transmission is never blocked by hardware and continues as soon as data is written in the data register while the TE bit is set. #### 25.3.10. USART continuous communication in DMA mode The USART is capable of performing continuous communication using the DMA. The DMA requests for Rx buffer and Tx buffer are generated independently. #### 25.3.10.1. Transmission using DMA DMA mode can be enabled for transmission by setting DMAT bit in the USART\_CR3 register. Data is loaded from a SRAM area configured using the DMA peripheral to the USART\_DR register whenever the TXE bit is set. To map a DMA channel for USART transmission, use the following procedure (x denotes the channel number): - 1) Write the USART\_TDR register address in the DMA control register to configure it as the destination of the transfer. The data is moved to this address from memory after each TXE event. - 2) Write the memory address in the DMA control register to configure it as the source of the transfer. The data is loaded into the USART\_TDR register from this memory area after each TXE event. - 3) Configure the total number of bytes to be transferred to the DMA control register. - 4) Configure the channel priority in the DMA register. - 5) Configure DMA interrupt generation after half/ full transfer as required by the application. - 6) Clear the TC flag in the USART\_ISR register by setting the TCCF bit in the USART\_ICR register. - 7) Activate the channel in the DMA register. When the number of data transfers programmed in the DMA Controller is reached, the DMA controller generates an interrupt on the DMA channel interrupt vector. In transmission mode, once the DMA has written all the data to be transmitted, the TC flag can be monitored to make sure that the USART communication is complete. This is required to avoid corrupting the last transmission before disabling the USART or entering Stop mode. software needs to wait for TXE = 1 first, then wait for TC = 1. Figure 25-13 Send using DMA #### 25.3.10.2. Reception using DMA DMA can be activated by setting the DMAR bit of the USART\_CR3 register for receiving. Each time a byte is received, the DMA controller will transfer the data from the USART\_DR register to the specified SRAM area (refer to DMA related instructions). The steps to assign a DMA channel for USART reception are as follows (x represents the channel number): - 1) Configure the USART\_DR register address as the source address of the transfer through the DMA control register. After each RXNE event, data will be read from this address and transferred to memory. - 2) Configure the memory address as the destination address of the transfer through the DMA control register. Data will be transferred from USART DR to this memory area after each RXNE event. - 3) Configure the total number of bytes to be transferred in the DMA control register. - 4) Configure the channel priority on the DMA register. - 5) According to the requirements of the application, configure the DMA interrupt to be generated when the transfer is half or fully completed. - 6) Activate the channel on the DMA control register. When receiving the transfer amount specified by the DMA controller, the DMA controller generates an interrupt on the interrupt vector of the DMA channel. #### 25.3.10.3. Error flags and interrupt generation in multi-buffer communication In the case of multi-buffer communication, if any error occurs during the communication, the error flag will be set after the current byte has been transferred. An interrupt will be generated if the interrupt enable bit is set. In the case of a single byte reception, the framing error, overflow error and noise flags that are set together with RXNE have separate error flag interrupt enable bits, if set, an interrupt will be generated after the current byte transmission is completed. #### 25.3.11. Hardware flow control Using the nCTS input and nRTS output. The figure below shows how to connect 2 devices in this mode. Figure 25-14 Hardware flow control between two USARTs #### 25.3.11.1. RTS flow control If RTS flow control is enabled (RTSE = 1), nRTS becomes active (connected low) as soon as the USART receiver is ready to receive new data. When data arrives in the receive register, nRTS is released, thereby indicating that data transmission is to be stopped at the end of the current frame. Figure 25-15 RTS flow control #### 25.3.11.2. CTS flow control If CTS flow control is enabled (CTSE = 1), the transmitter checks the nCTS input before sending the next frame. If nCTS is valid (pulled to a low level), the next data is sent (assuming that data is ready to be sent, that is, TXE = 0), otheRWise the next frame of data is not sent. If the nCTS is invalidated during transmission, the transmission stops after the current transmission is completed. When CTSE = 1, as long as the nCTS input changes state, the hardware automatically sets the CTSIF status bit. It indicates whether the receiver is ready to communicate. An interrupt is generated if the CTSIE bit in the USART\_CT3 register is set. Figure 25-16 CTS flow control # 25.4. USART interrupt request | Serial<br>num-<br>ber | Interrupt event | Event flag | Enable bit | Send/re-<br>ceive | |-----------------------|-----------------------------------------------------------------------------|------------|------------|-------------------| | 1 | Send data register empty | TXE | TXEIE | Send | | 2 | CTS (Clear to Send)interrupt | CTSIF | CTSIE | Send | | 3 | Transmission completed | TC | TCIE | Send | | 4 | The receive register is not empty (read data is ready) | RXNE | RXNEIE | Take over | | 5 | Overrun error | ORE | | Take over | | 6 | Idle frame | IDLE | IDLEIE | Take over | | 7 | Parity error | PE | PEIE | Take over | | 8 | Noise, overrun and frame errors when communicating with multiple processors | NR/ORE/FE | EIE | Take over | All USART interrupts share the same interrupt vector. Figure 25-17 USART interrupt map # 25.5. USART register # 25.5.1. Status register (USART\_SR) Address offset: 0x00 ### Reset value: 0x0000 00C0 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|------|-----|-----|------|----|-----|------|------|-----|-----|----|----|----| | Re | Re | Re | Res | Res | Res | Res | Re | Res | Res | Res | Res | Res | Re | Re | Re | | S | S | S | | | | | s | | | | | | S | s | S | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re | Re | Re | ABRR | ABR | ABR | CTS | Re | TX | TC | RXNE | IDL | OR | NE | FE | PE | | S | S | S | Q | Е | F | | S | E | | | Е | E | | | | | | | | W | R | R | RC_W | | R | RC_W | RC_W | R | R | R | R | R | | | | | | | | 0 | | | 0 | 0 | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:13 | Reserved | RES | - | Reserved | | 12 | ABRRQ | W | 0 | Automatic baud rate request Writing 1 to this bit resets the ABRF flag and requests automatic baud rate detection for the next frame. | | 11 | ABRE | R | 0 | Autobaud error flag. This register is set by hardware when there is an error in automatic baud rate detection (baud rate out of range or character comparison error). Software clears this bit by writing a 1 to the ABRRQ register. | | 10 | ABRF | R | 0 | Automatic baud rate detection flag. This bit is set to 1 by hardware when auto-baud rate is set (set RXNE = 1 at the same time, an interrupt will be generated when the interrupt is enabled), or when an error occurs in the autobaud rate detection operation (ABRE = 1, RXNE = 1, FE = 1). Software clears this bit by writing a 1 to the ABRRQ bit in the USART_RQR register. | | 9 | CTS | RC_W0 | 0 | When CTS input toggle, do not CTSE = 1, this register is 1. Software writes 0 to clear. When CTSIE = 1, a CTS interrupt is generated. 0: CTS line value unchanged 1: CTS line value change | | 8 | reserved | | | | | 7 | TXE | R | 1 | Transfer register empty flag. This register is set by hardware when the USART_DR register data is transferred to the shift register. When TXEIE = 1, an interrupt is generated. Writing to the USART_DR register will clear this bit 0: Data is not transferred to the shift register 1: Data is transferred to the shift register | | 6 | TC | RC_W0 | 1 | Transmission complete flag. After the transmission of the data frame is completed, and TXE = 1, the hardware will set this register. An interrupt is generated when TCIE = 1. Software reading the USART_SR register first and then writing the USART_DR register will clear this bit (for multiprocessor communication). Software can also write 0 to clear. 0: Transmission not completed 1: Transmission completed | | 5 | RXNE | RC_W0 | 0 | The read data register is not empty flag. This register is set by hardware when the shift register value is transferred to the USART_DR register. Software reads the USART_DR register, or writes 0 to clear this bit. When RXNEIE = 1, an interrupt is generated. 0: No data received 1: Receive data ready | | 4 | IDLE | R | 0 | Idle sign. Detect IDLE line, the hardware sets this register. An interrupt is generated when IDLEIE = 1. | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Software can clear this bit by reading the USART_SR register first and then the USART_DR register. 0: IDLE not detected line 1: IDLE detected line | | 3 | ORE | R | 0 | Overrun error flag. When RXNE = 1, the hardware sets this bit when the data received in the shift register is about to be transferred to the RDR register. Software can clear this bit by reading the USART_SR register first and then the USART_DR register. When RXNEIE = 1, an interrupt is generated. 0: No Overrun error is generated 1: Generate Overrun error Note: When this register is set, the contents of the RDR register are not lost, but the contents of the shift register are oveRWritten. When EIE = 1, an ORE interrupt is generated. | | 2 | NE | R | 0 | Noise error sign. This register is set by hardware when the data frame receives noise. Software can clear this bit by reading the USART_SR register first and then the USART_DR register. 0: No noise error detected 1: Noise error detected Note: When RXNE and NE are generated at the same time, no interrupt is generated when NE = 1, but an interrupt is generated when the RXNE flag is set. In multi-buffer communication mode, NE = 1 will generate an interrupt when EIE = 1. | | 1 | FE | R | 0 | Framing error flag. This bit is set by hardware when out-of-sync, excessive noise, or abort characters are detected. Software can clear this bit by reading the USART_SR register first and then the USART_DR register. 0: no frame error detected 1: Framing error or break character detected Note: When RXNE and FE are generated at the same time, no interrupt is generated when FE = 1, but an interrupt is generated when the RXNE flag is set. If the currently transmitted data has both a frame error and an overload error, the hardware will continue to transmit the data and only set the ORE flag. In multi-buffer communication mode, FE = 1 will generate an interrupt when EIE = 1. | | 0 | PE | R | 0 | Checksum error. This register is set by hardware when the parity value is incorrect during reception. Software can clear this bit by reading the USART_SR register first and then the USART_DR register. But software must wait for RXNE = 1 before clearing this bit. When PEIE, an interrupt is generated. 0: No parity error is generated 1: Generate parity error | # 25.5.2. UASRT data register (USART\_DR) Address offset: 0x04 Reset value: undefined | ١ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---|----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | ſ | Res | ſ | <u> </u> | | | | | | | | | | | | | | | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|----|----|----|----|---------|----|----|----|----| | Res | | | | DR[8:0] | | | | | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | Reserved | RES | - | Reserved | | 8:0 | DR[8:0] | RW | undefined | Receive/transmit data register. Depending on the read or write operation, the former is the received data and the latter is the transmitted data. The DR register is physically composed of two registers (one is the transmitted T DR, the other is the received R DR), so the DR register implements two functions of reading and writing. T DR register provides a parallel interface between the internal bus and the output shift register, and the R DR register provides a parallel interface between the input shift register, and the R DR register provides a parallel interface between the input shift register and the internal bus. When parity is enabled for transmit operation, writing the M SB bit (bit7 or bit8) has no effect because it has been replaced by the parity bit. When the parity enable is turned on for a receive operation, the read MSB bit is the received parity bit. | # 25.5.3. Baud rate register (USART\_BRR) Address offset: 0x08 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----------|-----|----------------------|-----------------|-----|-----|-----|-----|-----|-----|----------------|----------| | Res | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15 | 14 | 13 | 12 | <b>11</b> | | <b>9</b><br>tissa[11 | <b>8</b><br>:0] | 7 | 6 | 5 | 4 | 3 | 2 | 1<br>ction[3:0 | <b>0</b> | In auto-baud detection mode, hardware updates this register. | Bit | Name | R/W | Reset Value | Function | |-------|--------------------|-----|-------------|---------------| | 31:16 | Reserved | RES | - | Reserved | | 15:4 | DIV_Mantissa[15:4] | RW | 0 | 12bit integer | | 3:0 | DIV_Fraction[3:0] | RW | 0 | 4bit decimal | # 25.5.4. USART control register 1 (USART\_CR1) Address offset: 0x0C Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------|---------|----|----|----------|---------|----|----------|-----------|----------|------------|------------|----|----|---------|---------| | Re | Re | Re | Re | Res | Res | Re | Res | Res | Res | Res | Res | Re | Re | Res | Res | | S | S | s | S | | | S | | | | | | S | S | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | Re | Re | UE | M | WAK | PC | PS | PEI | TXEI | TCI | RXNEI | IDLEI | TE | RE | RW | SB | | Re<br>s | Re<br>s | UE | M | WAK<br>E | PC<br>E | PS | PEI<br>E | TXEI<br>E | TCI<br>E | RXNEI<br>E | IDLEI<br>E | TE | RE | RW<br>U | SB<br>K | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | Reserved | RES | - | Reserved | | 13 | UE | RW | 0 | USART enabled. When this bit is cleared, the USART module will immediately stop the current operation. This bit is set and cleared by software. 0: USART prescaler and output disabled, low-power mode | | Bit | Name | R/W | Reset Value | Function | |-----|--------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 1: USART enable The software needs to wait for USART_ISR.TC to be set before clearing the UE bit and entering the low power mode, Also, the DMA channel needs to be disabled be- fore clearing the UE bit. | | 12 | M | RW | 0 | 0: 1 start bit, 8 data bits, n stop bit 1: 1 start bit, 9 data bit, n stop bit | | 11 | WAKE | RW | 0 | Receive wakeup mode. How to wake up from mute mode. Set or cleared by software. 0: Idle line wake up 1: address wake-up | | 10 | PCE | RW | 0 | Parity control. 0: Parity check disabled 1: Parity check enabled Parity bit: 9th bit of 9bit, 8th bit of 8bit. | | 9 | PS | RW | 0 | Parity check selection. Set and cleared by software. 0: Even parity 1: odd parity | | 8 | PEIE | RW | 0 | PE interrupt enable. Set and cleared by software. 0: Disable 1: PE interrupt enable | | 7 | TXEIE | RW | 0 | TXE interrupt enable. Set and cleared by software. 0: Disable 1: TX E interrupt enable | | 6 | TCIE | RW | 0 | End of transfer interrupt enable. Set and cleared by software. 0: Disable 1: TC interrupt enable | | 5 | RXNEIE | RW | 0 | RXNE interrupt enable, set and cleared by software. 0: Disable 1: ORE or RXNE interrupt enable | | 4 | IDLEIE | RW | 0 | IDLE interrupt enable. Set and cleared by software. 0: Disable 1: IDLE interrupt enable | | 3 | TE | RW | 0 | Transmission enable. 0: Transmission prohibited 1: Transmission enable | | 2 | RE | RW | 0 | Receive enable. 0: Reception prohibited 1:Receive enable, start to detect start bit | | 1 | RWU | RW | 0 | Receive wakeup. This bit indicates whether the USART is in mute mode. This register is set when a mute mode sequence is received, this register is cleared when a wakeup sequence is received. The specific wakeup sequence (address or IDLE) is controlled by the register USART_CR1.WAKEbit. 0: The receiver is in working mode 1: The receiver is in silent mode Note 1: Before setting this bit to enter mute mode, the USART must have received a data byte, otheRWise in mute mode, it cannot be woken up by idle bus detection. Note 2: When configured as address mark detection wake-up (WAKE = 1), the RWU bit cannot be modified by software when RXNE is set. | | 0 | SBK | RW | 0 | Send break frame. Software sets this register to send the break byte. This register is cleared by hardware after the stop bit of the break frame is sent. 0: do not send break bytes | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|--------------------| | | | | | 1: send break byte | # 25.5.5. USART control register 2 (USART\_CR2) Address offset: 0x10 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|------|-----|-------|------|------|------|-----|-----|-----|-----|-----|-----|-------|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res | Res | STOP | Res | CLKEN | CPOL | CPHA | LBCL | Res | Res | Res | Res | | ADD | [3:0] | | | | | | | | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | Reserved | RES | - | Reserved | | 13 | STOP | RW | 0 | Stop bit configuration. 0: 1 stop bit 1: 2 stop bit | | 12 | Reserved | | | | | 11 | CLKEN | RW | 0 | CK pin enable. 0: disable 1: CK pin enable This bit is reserved when synchronous mode is not supported. | | 10 | CPOL | RW | 0 | Clock polarity. Sync mode, CK pin output clock polarity. 0: Outside the transmission window, CK pin is a stable low value, 1: Outside the transmission window, CK pin is a stable high value, | | 9 | СРНА | RW | 0 | This bit is used to select the phase of the CK pin output clock in synchronous mode. It works with the CPOL bits to generate the desired clock/data relationship. 0: The first clock transfer is the first data capture edge, 1: The second clock transfer is the first data capture edge, | | 8 | LBCL | RW | 0 | Whether the clock pulse of the last bit of data is in CK pin output. 0: The clock pulse of the last bit of data is not in CK pin output, 1: The clock pulse of the last bit of data is at CK pin output. | | 7:4 | Reserved | RES | - | Reserved | | 3:0 | ADD[3:0] | RW | 4'b0 | USART address. This register is used in the mute mode of the multiprocessor, and is used as the address when the 4- bit address wakes up. | # 25.5.6. USART control register 3 (USART\_CR3) Address offset: 0x14 **Reset value:** 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------|-----------|----|---------------|-----------|-----------|----------|----------|----------|----------|---------|---------|-----------|---------|---------|-----| | Re | Re | Re | Res Re | Re | Res | Re | Re | Re | | S | S | S | 1103 | 1103 | 1703 | 1703 | 1703 | 1703 | 1703 | S | S | 1.03 | S | S | S | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Re<br>s | AB<br>MOD | | AB<br>R<br>EN | OVER<br>8 | CTSI<br>E | CTS<br>E | RTS<br>E | DMA<br>T | DMA<br>R | Re<br>s | Re<br>s | HDSE<br>L | Re<br>s | Re<br>s | EIE | | | R\ | W | RW | | RW | | | RW | | Bit | Name | R/W | Reset Value | Function | |-------|-------------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | Reserved | RES | - | Reserved | | 14:13 | ABRMOD[1:0] | RW | 2'b0 | Automatic baud rate detection mode. 00: measure the baud rate from the start bit 01: Falling edge to falling edge measurement 10: Reserved 11: Reserved When ABREN = 0 or UE = 0, this register is write-only. | | 12 | ABREN | RW | 0 | Auto-baud rate enabled. 0: Disable 1: Auto baud rate enabled | | 11 | OVER8 | RW | 0 | Oversampling mode. 0: Oversampling by 16 1: Oversampling by 8 can only be written when U E = 0. | | 10 | CTSIE | RW | 0 | CTS interrupt enable. 0: Forbidden, 1: CTSIF interrupt enable, | | 9 | CTSE | RW | 0 | CTS enabled. 0: CTS hardware flow control is disabled, 1: CTS mode enabled. Data is only transmitted when the CTS input is 0. At this point, after the data is written into the data register, the transmission will not be started until the CTS is valid. | | 8 | RTSE | RW | 0 | RTS enabled. 0: RTS hardware flow control is disabled, 1: The RTS output is enabled, and the next data is requested only when the receive buffer is not full. After the current data is sent, the sending operation is suspended. If data can be received, set RTS to valid (0). | | 7 | DMAT | RW | 0 | Enable DMA when transferring. 0: Forbidden, 1: Enable DMA during transfer. | | 6 | DMAR | RW | 0 | DMA is enabled when receiving. 0: Forbidden, 1: Enable DMA when receiving. | | 5:4 | reserved | | | | | 3 | HDSEL | RW | 0 | Half-duplex option. 0: Non-half duplex mode, 1: Half-duplex mode selection. | | 2:1 | | | | | | 0 | EIE | RW | 0 | Error interrupt enable. 0: Forbidden, 1: Frame error FE, overrun error ORE, noise NF interrupt enable. | # 25.5.7. USART register map | O<br>ff<br>s<br>et | Reg<br>iste<br>r | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | | | 10 | | œ | 7 | 9 | 2 | 4 | က | 7 | 7 | 0 | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------|------|------|------|------|-----|----|------|-------|-----|----|----|----| | 0<br>x | US AR S<br>T_R | Res. Res, | Res. ABRRQ | ABRE | ABRF | CTS | Res. | TXE | TC | RXNE | IDLE | ORE | NE | FE | PE | | 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | US AR D<br>T_R | Res. | | | DI | ₹[8:0 | 0] | | | | | 0 4 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | O<br>ff<br>s<br>et | Reg<br>iste<br>r | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | æ | 7 | 9 | 5 | 4 | က | 2 | - | | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|----------|-------|-------|---------------|------|-------|-------|------|--------|--------|-------|------------------|-------|---| | 0<br>x<br>0 | US<br>AR<br>T_B<br>RR | Res. | | | DI | V_N | <b>1</b> anti | ssa | [11:0 | 0] | | | | | DIV Faction[3:0] | | | | 8 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0<br>x | US<br>AR<br>T_C<br>R1 | Res. UE | Σ | WAKE | PCE | PS | PEIE | TXEIE | TCIE | RXNEIE | IDLEIE | 正 | RE | RWU | | | 0<br>C | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ( | | 0<br>x | US<br>AR<br>T_C<br>R2 | Res. STOP | Res. | CLKEN | CPOL | CPHA | LBCL | Res. | Res. | Res. | Res. | | ADD[3:0] | [0:0] | | | 1 0 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | 4 | 0 | | 0 | 0 | 0 | 0 | | | | | 0 | 0 | 0 | C | | 0<br>x | US<br>AR<br>T_C<br>R3 | Res. Res, | Res. ABR- | MOD[1:0] | ABREN | OVER8 | CTSIE | CTSE | RTSE | DMAT | DMAR | Res. | Res. | HDSEL | Res. | Res. | i | | 1 4 | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | | | C | | 0<br>x<br>1<br>8 | Re-<br>serv<br>ed | Res. Ĺ | # 26. Serial peripheral interface (SPI) This project designs and implements a SPI modules . ### 26.1. Introduction Serial Peripheral Interface (SPI) allows the chip to communicate with external devices in half-duplex, full-duplex, and simplex synchronous serial communication. This interface can be configured in master mode and provides the communication clock (SCK) for external slave devices. The interface can also work in a multi-master configuration. It can be used for a variety of purposes, including two-wire simplex simultaneous transmission using one bidirectional data line. ### 26.2. SPI main features - Master or slave operation - Full-duplex synchronous transfers on three lines - Half-duplex synchronous transfer on two lines (with bidirectional data line) - Simplex synchronous transfers on two lines (with unidirectional data line) - 8-bit to 16-bit data size selection - Multimaster mode capability - 8 master mode baud rate prescalers up to fPCLK/4. - Slave mode frequency up to fPCLK/4. - NSS management by hardware or software for both master and slave: dynamic change of master/slave operations - Programmable clock polarity and phase - Programmable data order with MSB-first or LSB-first shifting - Dedicated transmission and reception flags with interrupt capability - SPI bus busy status flag - SPI Motorola support - Master mode fault, overrun flags with interrupt capability - Two 32-bit embedded Rx and Tx FIFOs with DMA capability # 26.3. SPI function description #### 26.3.1. Overview Figure 26-1 SPI block diagram Four I/O pins are dedicated to SPI communication with external devices: **MISO**: Master In / Slave Out data. In the general case, this pin is used to transmit data in slave mode and receive data in master mode. **MOSI**: Master Out / Slave In data. In the general case, this pin is used to transmit data in master mode and receive data in slave mode. **SCK**: Serial Clock output pin for SPI masters and input pin for SPI slaves. NSS: Slave select pin. Depending on the SPI and NSS settings, this pin can be used to either: - Select an individual slave device for communication - Synchronize the data frame or - Detect a conflict between multiple masters The SPI bus allows the communication between one master device and one or more slave devices. The bus consists of at least two wires - one for the clock signal and the other for synchronous data transfer. Other signals can be added depending on the data exchange between SPI nodes and their slave select signal management. #### 26.3.2. Communications between one master and one slave The SPI allows the MCU to communicate using different configurations, depending on the device targeted and the application requirements. These configurations use 2 or 3 wires (with software NSS management) or 3 or 4 wires (with hardware NSS management). Communication is always initiated by the master. #### 26.3.2.1. Full-duplex communication By default, the SPI is configured for full-duplex communication. In this configuration, the shift registers of the master and slave are linked using two unidirectional lines between the MOSI and the MISO pins. During SPI communication, data is shifted synchronously on the SCK clock edges provided by the master. The master transmits the data to be sent to the slave via the MOSI line and receives data from the slave via the MISO line. When the data frame transfer is complete (all the bits are shifted) the information between the master and slave is exchanged. Figure 26-2 Full-duplex single master/slave application ### 26.3.2.2. Half-duplex communication The SPI can communicate in half-duplex mode by setting the BIDIMODE bit in the SPIx\_CR1 register. In this configuration, one single cross connection line is used to link the shift registers of the master and slave together. During this communication, the data is synchronously shifted between the shift registers on the SCK clock edge in the transfer direction selected reciprocally by both master and slave with the BDIOE bit in their SPIx\_CR1 registers. In this configuration, the master's MISO pin and the slave's MOSI pin are free for other application uses and act as GPIOs. Figure 26-3 Half-duplex single master/slave application The NSS pins can be used to provide a hardware control flow between master and slave. Optionally, the pins can be left unused by the peripheral. Then the flow has to be handled internally for both master and slave. ### 26.3.2.3. Simplex communications The SPI can communicate in simplex mode by setting the SPI in transmit-only or in receiveonly using the RXONLY bit in the SPIx\_CR2 register. In this configuration, only one line is used for the transfer between the shift registers of the master and slave. The remaining MISO and MOSI pins pair is not used for communication and can be used as standard GPIOs. - Transmit-only mode (RXONLY = 0): The configuration settings are the same as for fullduplex. The application has to ignore the information captured on the unused input pin. This pin can be used as a standard GPIO. - Receive-only mode (RXONLY = 1): The application can disable the SPI output function by setting the RXONLY bit. In slave configuration, the MISO output is disabled and the pin can be used as a GPIO. The slave continues to receive data from the MOSI pin while its slave select signal is active. Received data events appear depending on the data buffer configuration. In the master configuration, the MOSI output is disabled and the pin can be used as a GPIO. The clock signal is generated continuously as long as the SPI is enabled. The only way to stop the clock is to clear the RXONLY bit or the SPE bit and wait until the incoming pattern from the MISO pin is finished Figure 26-4 simplex single master/single slave application(master in transmit-only/slave in receive-only mode) - (1) The NSS pins can be used to provide a hardware control flow between master and slave. Optionally, the pins can be left unused by the peripheral. Then the flow has to be handled internally for both master and slave. For more details see Section 28.5.5: Slave select (NSS) pin management. - (2) An accidental input information is captured at the input of transmitter Rx shift register. All the events associated with the transmitter receive flow must be ignored in standard transmit only mode. - (3) In this configuration, both the MISO pins can be used as GPIOs. simplex communication can be replaced by half -duplex communication by setting the transfer direction (the bidirectional mode is enabled when the BI DIO E bit is not changed). #### 26.3.3. Multi-slave communication In a configuration with two or more independent slaves, the master uses GPIO to manage NSS for each slave. The master must select a slave by pulling the connected slave NSS low. When this is done, standard master and dedicated slave communication is established. Figure 26-5 Master communicates with three independent slaves NSS is not used on the host side in this configuration. Any MODF errors must be prevented by SSM = 1, SSI = 1. Since the MISOs of the slaves are connected together, all slaves must configure their MISO's GPIO as AF open-drain. ### 26.3.4. Multi-master communication Unless SPI bus is not designed for a multi-master capability primarily, the user can use build in feature which detects a potential conflict between two nodes trying to master the bus at the same time. For this detection, NSS pin is used configured at hardware input mode. The connection of more than two SPI nodes working at this mode is impossible as only one node can apply its output on a common data line at time. When nodes are non active, both stay at slave mode by default. Once one node wants to overtake control on the bus, it switches itself into master mode and applies active level on the slave select input of the other node via dedicated GPIO pin. After the session is completed, the active slave select signal is released and the node mastering the bus temporary returns back to passive slave mode waiting for next session start. If potentially both nodes raised their mastering request at the same time a bus conflict event appears (see mode fault MODF event). Then the user can apply some simple arbitration process (e.g. to postpone next attempt by predefined different time-outs applied at both nodes). Figure 26-6 Multi-master application The NSS pin is configured at hardware input mode at both nodes. Its active level enables the MISO line output control as the passive node is configured as a slave. ## 26.3.5. Slave select (NSS) pin management In slave mode, the NSS works as a standard "chip select" input and lets the slave communicate with the master. In master mode, NSS can be used either as output or input. s an input it can prevent multimaster bus collision, and as an output it can drive a slave elect signal of a single slave. Hardware or software slave select management can be set using the SSM bit in the SPIx CR1 register: - Software NSS management (SSM = 1): in this configuration, slave select information is driven internally by the SSI bit value in register SPIx\_CR1. The external NSS pin is free for other application uses. - Hardware NSS management (SSM = 0): in this case, there are two possible configurations. The configuration used depends on the NSS output configuration - 1) NSS output enable (SSM = 0,SSOE = 1): this configuration is only used when the MCU is set as master. The NSS pin is managed by the hardware. The NSS signal is driven low as soon as the SPI is enabled in master mode (SPE = 1), and is kept low until the SPI is disabled (SPE = 0). A pulse can be generated between continuous communications if NSS pulse mode is activated (NSSP = 1). The SPI cannot work in multimaster configuration with this NSS setting. - 2) NSS output disable (SSM = 0, SSOE = 0): if the microcontroller is acting as the master on the bus, this configuration allows multimaster capability. If the NSS pin is pulled low in this mode, the SPI enters master mode fault state and the device is automatically reconfigured in slave mode. In slave mode, the NSS pin works as a standard "chip select" input and the slave is selected while NSS line is at low level. Figure 26-7 Hardware/software slave select management ### 26.3.6. Communication formats During SPI communication, receive and transmit operations are performed simultaneously. The serial clock (SCK) synchronizes the shifting and sampling of the information on the data lines. The communication format depends on the clock phase, the clock polarity and the data frame format. To be able to communicate together, the master and slaves devices must follow the same communication format. #### 26.3.6.1. Clock phase and polarity controls There are 4 possible timings that can be configured by software through the CPOL and CPHA bits (SPI\_CR1 register). CPOL (clock polarity) controls the IDLE state of the clock when no data is being transmitted. This bit affects both master and slave. If CPOL is reset, the SCK pin has a low state. If CPOL is set, the SCK pin has a high IDLE state. If CPHA is set, the second edge of SCK captures the first data bit transmitted (falling edge if CPOL is reset, rising edge otheRWise). On the occurrence of clock change type, the data is latched. If CPHA is reset, the first edge of SCK captures the first transmitted data bit (falling edge if CPOL is set, rising edge otheRWise). Data is latched when this type of clock change occurs. The combination of CPOL and CPHA selects the data capture clock edge. SPI must be disabled (SPE = 0) before CPOL/CPHA is changed. The IDLE state of SCK must correspond to the polarity selected by the SPI\_CR1 register. Figure 26-8 Data clock timing diagram The order of data bits depends on LSBFIRST bit setting. #### 26.3.6.2. Data frame format Through the LSBFIRST bit (SPI\_CR 1 register), the SPI sh ift register can be set to MSB-FIRST or LSB-FIRST. Select the number of bits in the data frame by using the DS bit (SPI\_CR2 register). It can be selected as 8-bit or 16-bit length, and this setting applies to both sending and receiving. ## 26.3.7. SPI configuration The configuration procedure is almost the same for master and slave. For specific mode setups, follow the dedicated sections. When a standard communication is to be initialized, perform these steps: - 1. Write related GPIO registers: configure MOSI, MISO and SCK pins - 2. Write SPI\_CR1 register - 1) Configure the clock baud rate via BR[ 2:0] (not required for slave mode) - 2) Configure CPOL and CPHA - 3) simplex or half -duplex mode by RXONLY or B IDIMODE and BIDIOE (RXONLY and BI-DIMODE cannot be active at the same time) - 4) Configure LSBFIRST - 5) Configure SSM and SSI - 6) Configure the MSTR bit (in multi-master In NSS configuration, if the host is configured to prevent MODF errors, avoid NSS conflict state) - 3. Write SPI\_CR2 register - 1) Configure DS bit, select the number of data frame bits - 2) Configure SSOE ( not required for slave mode) - Configure the FRXTH bit. RXFIFO thresholds must be aligned with the number of bits accessed to the SPI\_DR register - 4. Write the corresponding DMA register: configure the SPI Tx and Rx channels of the DMA ## 26.3.8. Procedure for enabling SPI It is recommended to enable the SPI slave before the master sends the clock. If not, undesired data transmission might occur. The data register of the slave must already contain data to be sent before starting communication with the master (either on the first edge of the communication clock, or before the end of the ongoing communication if the clock signal is continuous). The SCK signal must be settled at an idle state level corresponding to the selected polarity before the SPI slave is enabled. The master at full-duplex (or in any transmit-only mode) starts to communicate when the SPI is enabled and TXFIFO is not empty, or with the next write to TXFIFO. In any master receive only mode (RXONLY = 1 or BIDIMODE = 1 & BIDIOE = 0), master starts to communicate and the clock starts running immediately after SPI is enabled. For handling DMA, follow the dedicated section. ### 26.3.9. Data transmission and reception procedures #### 26.3.9.1. RXFIFO and TXFIFO All SPI data transactions pass through the 32-bit embedded FIFOs. This enables the SPI to work in a continuous flow, and prevents overruns when the data frame size is short. Each direction has its own FIFO called TXFIFO and RXFIFO. These FIFOs are used in all SPI modes except for receiver-only mode (slave or master). The handling of FIFOs depends on the data exchange mode (duplex, simplex), data frame format (number of bits in the frame), access size performed on the FIFO data registers (8-bit or 16-bit). A read access to the SPIx\_DR register returns the oldest value stored in RXFIFO that has not been read yet. A write access to the SPIx\_DR stores the written data in the TXFIFO at the end of a send queue. The read access must be always aligned with the RXFIFO threshold configured by the FRXTH bit in SPIx\_CR2 register. FTLVL[1:0] and FRLVL[1:0] bits indicate the current occupancy level of both FIFOs. A read access to the SPIx\_DR register must be managed by the RXNE event. This event is triggered when data is stored in RXFIFO and the threshold (defined by FRXTH bit) is reached. When RXNE is cleared, RXFIFO is considered to be empty. In a similar way, write access of a data frame to be transmitted is managed by the TXE event. This event is triggered when the TXFIFO level is less than or equal to half of its capacity. OtheRWise TXE is cleared and the TXFIFO is considered as full. In this way, RXFIFO can store up to four data frames, whereas TXFIFO can only store up to three when the data frame format is not greater than 8 bits. This difference prevents possible corruption of 3x 8-bit data frames already stored in the TXFIFO when software tries to write more data in 16-bit mode into TXFIFO. Both TXE and RXNE events can be polled or handled by interrupts. Another way to manage the data exchange is to use DMA. If the next data is received when the RXFIFO is full, an overrun event occurs. An overrun event can be polled or handled by an interrupt. The BSY bit being set indicates ongoing transaction of a current data frame. When the clock signal runs continuously, the BSY flag stays set between data frames at master but becomes low for a minimum duration of one SPI clock at slave between each data frame transfer. ### 26.3.9.2. Sequence handling A few data frames can be passed at single sequence to complete a message. When transmission is enabled, a sequence begins and continues while any data is present in the TXFIFO of the master. The clock signal is provided continuously by the master until TXFIFO becomes empty, then it stops waiting for additional data. In receive-only modes, half-duplex (BIDIMODE = 1, BIDIOE = 0) or simplex (BIDIMODE = 0, RXONLY = 1) the master starts the sequence immediately when both SPI is enabled and receive-only mode is activated. The clock signal is provided by the master and it does not stop until either SPI or receive-only mode is disabled by the master. The master receives data frames continuously up to this moment. While the master can provide all the transactions in continuous mode (SCK signal is continuous) it has to respect slave capability to handle data flow and its content at anytime. When necessary, the master must slow down the communication and provide either a slower clock or separate frames or data sessions with sufficient delays. Be aware there is no underflow error signal for master or slave in SPI mode, and data from the slave is always transacted and processed by the master even if the slave could not prepare it correctly in time. It is preferable for the slave to use DMA, especially when data frames are shorter and bus rate is high. Each sequence must be encased by the NSS pulse in parallel with the multislave system to select just one of the slaves for communication. In a single slave system it is not necessary to control the slave with NSS, but it is often better to provide the pulse here too, to synchronize the slave with the beginning of each data sequence. NSS can be managed by both software and hardware (see Section 28.5.5: Slave select (NSS) pin management). When the BSY bit is set it signifies an ongoing data frame transaction. When the dedicated frame transaction is finished, the RXNE flag is raised. The last bit is just sampled and the complete data frame is stored in the RXFIFO. #### 26.3.9.3. Procedure for disabling the SPI When SPI is disabled, it is mandatory to follow the disable procedures described in this paragraph. It is important to do this before the system enters a low-power mode when the peripheral clock is stopped. Ongoing transactions can be corrupted in this case. In some modes the disable procedure is the only way to stop continuous communication running. Master in full-duplex or transmit only mode can finish any transaction when it stops providing data for transmission. In this case, the clock stops after the last data transaction. Special care must be taken in packing mode when an odd number of data frames are transacted to prevent some dummy byte exchange (refer to Data packing section). Before the SPI is disabled in these modes, the user must follow standard disable procedure. When the SPI is disabled at the master transmitter while a frame transaction is ongoing or next data frame is stored in TXFIFO, the SPI behavior is not guaranteed. When the master is in any receive only mode, the only way to stop the continuous clock is to disable the peripheral by SPE = 0. Specific procedure must be followed when disabling SPI in this mode. Data received but not read remains stored in RXFIFO when the SPI is disabled, and must be processed the next time the SPI is enabled, before starting a new sequence. To prevent having unread data, ensure that RXFIFO is empty when disabling the SPI, by using the correct disabling procedure, or by initializing all the SPI registers with a software reset via the control of a specific register dedicated to peripheral reset. Standard disable procedure is based on pulling BSY status together with FTLVL[1:0] to check if a transmission session is fully completed. This check can be done in specific cases, too, when it is necessary to identify the end of ongoing transactions, for example: - When NSS signal is managed by software and master has to provide proper end of NSS pulse for slave. - When transactions' streams from DMA or FIFO are completed while the last data frame or CRC frame transaction is still ongoing in the peripheral bus. The correct disable procedure is (except when receive only mode is used): - 1. Wait until FTLVL[1:0] = 00 (no more data to transmit). - 2. Wait until BSY = 0 (the last data frame is processed). - 3. Disable the SPI (SPE = 0). - 4. Read data until FRLVL[1:0] = 00 (read all the received data). The correct disable procedure for certain receive only modes is: - 1. Interrupt the receive flow by disabling SPI (SPE = 0) in the specific time window while the last data frame is ongoing. - 2. Wait until BSY = 0 (the last data frame is processed). - 3. Read data until FRLVL[1:0] = 00 (read all the received data). #### 26.3.9.4. Data packing When the data frame size fits into one byte (equal to 8 bits), data packing is used automatically when any read or write 16-bit access is performed on the SPIx\_DR register. The double data frame pattern is handled in parallel in this case. First, SPI uses the pattern stored in the low-order bits of the word being accessed, followed by the high-order bits. The figure below provides the data packing process. After a single 16- bit access by the sender, two data frames are sent. On the receiver side, if the RXFIFO threshold is set to 16 bits (FRXTH = 0), the sequence will be generated immediately on the RXNE event. In response to the RXNE event, the receiver accesses 2 data frames through a 16-bit read of the SPI\_DR register. On the receiver side, the setting of the RxFIFO threshold and subsequent read accesses must remain aligned, otheRWise data will be lost. On the sender side, it is sufficient to write the last data frame of the odd sequence with 8- bit access. In order to generate an RxNE event, for an odd number of data frames, the receiver must change the Rx\_FIFO threshold for the last data frame received. Figure 26-9 Packing data in FIFO for transmission and reception #### 26.3.9.5. Communication using DMA To operate at its maximum speed and to facilitate the data register read/write process required to avoid overrun, the SPI features a DMA capability, which implements a simple request/acknowledge protocol. A DMA access is requested when the TXE or RXNE enable bit in the SPIx\_CR2 register is set. Separate requests must be issued to the Tx and Rx buffers. - In transmission, a DMA request is issued each time TXE is set to 1. The DMA then writes to the SPIx\_DR register. - In reception, a DMA request is issued each time RXNE is set to 1. The DMA then reads the SPIx\_DR register. When the SPI is used only to transmit data, it is possible to enable only the SPI Tx DMA channel. In this case, the OVR flag is set because the data received is not read. When the SPI is used only to receive data, it is possible to enable only the SPI Rx DMA channel. In transmission mode, when the DMA has written all the data to be transmitted (the TCIF flag is set in the DMA\_ISR register), the BSY flag can be monitored to ensure that the SPI communication is complete. This is required to avoid corrupting the last transmission before disabling the SPI or entering the Stop mode. The software must first wait until FTLVL[1:0] = 00 and then until BSY = 0. When starting communication using DMA, to prevent DMA channel management raising error events, these steps must be followed in order: - 1. Enable DMA Rx buffer in the RXDMAEN bit in the SPI CR2 register, if DMA Rx is used. - 2. Enable DMA streams for Tx and Rx in DMA registers, if the streams are used. - 3. Enable DMA Tx buffer in the TXDMAEN bit in the SPI\_CR2 register, if DMA Tx is used. - 4. Enable the SPI by setting the SPE bit. To close communication it is mandatory to follow these steps in order: - 1. Disable DMA streams for Tx and Rx in the DMA registers, if the streams are used. - 2. Disable the SPI by following the SPI disable procedure. - 3. Disable DMA Tx and Rx buffers by clearing the TXDMAEN and RXDMAEN bits in the SPI\_CR2 register, if DMA Tx and/or DMA Rx are used. ### 26.3.9.6. Packing with DMA If the transfers are managed by DMA (TXDMAEN and RXDMAEN set) packing mode is enabled/disabled automatically depending on the PSIZE value configured for SPI TX and the SPI RX DMA channel. If the DMA channel PSIZE value is equal to 16-bit and SPI data size is equal to 8-bit, then packing mode is enabled. The DMA then automatically manages the write operations to the SPIx\_DR register. If data packing mode is used and the number of data to transfer is not a multiple of two, the LDMA\_TX/LDMA\_RX bits must be set. The SPI then considers only one data for the transmission or reception to serve the last DMA transfer. ### 26.3.9.7. Communication diagrams Some typical timing schemes are explained in this section. These schemes are valid no matter if the SPI events are handled by polling, interrupts or DMA. For simplicity, the LSBFIRST = 0, CPOL = 0 and CPHA = 1 setting is used as a common assumption here. No complete configuration of DMA streams is provided. - 1. The slave starts to control MISO line as NSS is active and SPI is enabled, and is disconnected from the line when one of them is released. Sufficient time must be provided for the slave to prepare data dedicated to the master in advance before its transaction starts. At the master, the SPI peripheral takes control at MOSI and SCK signals (occasionally at NSS signal as well) only if SPI is enabled. If SPI is disabled the SPI peripheral is disconnected from GPIO logic, so the levels at these lines depends on GPIO setting exclusively. - At the master, BSY stays active between frames if the communication (clock signal) is continuous. At the slave, BSY signal always goes down for at least one clock cycle between data frames. - 3. The TXE signal is cleared only if TXFIFO is full. - 4. The DMA arbitration process starts just after the TXDMAEN bit is set. The TXE interrupt is generated just after the TXEIE is set. As the TXE signal is at an active level, data transfers to TxFIFO start, until TxFIFO becomes full or the DMA transfer completes. - If all the data to be sent can fit into TxFIFO, the DMA Tx TCIF flag can be raised even before communication on the SPI bus starts. This flag always rises before the SPI transaction is completed. - 6. In Data packed mode, Tx E and R xNE events are paired, and each read/write FIFO access is 16 bits wide ( until the number of data frames are even ). If TxFIFO is 3/4 full, the F TLVL state stops at F IFO full level. That's why the last odd frame cannot be stored before the TxFIFO becomes 1/2 full. The data frame is stored in TxFIFO in 8 -bit access mode (software or DMA automatic access when L DMA\_TX control is set ). - 7. To receive the last odd data frame in packed mode, the Rx threshold must be changed to 8 -bit when the last data frame is processed (either by software setting FRXTH = 1, or when LDMA\_RX is Automatic processing of DMA internal signals when set). Figure 26-10 Master full-duplex communication diagram(bit frame = 8, FRXTH = 0) Note1: Thandling means cpu writes data to Tx fifo time spent. ### 26.3.10. Status flags Three status flags are provided for the application to completely monitor the state of the SPI bus. ### 26.3.10.1. Tx buffer empty flag (TXE) The TXE flag is set when transmission TXFIFO has enough space to store data to send. TXE flag is linked to the TXFIFO level. The flag goes high and stays high until the TXFIFO level is lower or equal to 1/2 of the FIFO depth. An interrupt can be generated if the TXEIE bit in the SPIx\_CR2 register is set. The bit is cleared automatically when the TXFIFO level becomes greater than 1/2. ### 26.3.10.2. Rx buffer not empty (RXNE) The RXNE flag is set depending on the FRXTH bit value in the SPIx\_CR2 register: - If FRXTH is set, RXNE goes high and stays high until the RXFIFO level is greater or equal to 1/4 (8-bit). - If FRXTH is cleared, RXNE goes high and stays high until the RXFIFO level is greater than or equal to 1/2 (16-bit). An interrupt can be generated if the RXNEIE bit in the SPIx\_CR2 register is set. The RXNE is cleared by hardware automatically when the above conditions are no longer true. ### 26.3.10.3. Busy flag (BSY) The BSY flag is set and cleared by hardware (writing to this flag has no effect). This flag indicates the state of the SPI communication layer. When it is set to '1', it indicates that the SPI is busy communicating, with one exception: in the bidirectional receive mode of master mode (MSTR = 1, BDM = 1 and BDOE = 0), the BSY flag is held during reception to low. The BSY flag can be used in certain modes to detect the end of a transfer so that the software can disable the SPI or its peripheral clock before entering a low-power mode which does not provide a clock for the peripheral. This avoids corrupting the last transfer, so it needs to strictly follow the procedure below. The BSY flag is also useful for preventing write collisions in a multimaster system. Except for the bidirectional receive mode of the master mode (MSTR = 1, BDM = 1 and BDOE = 0), the BSY flag is set to '1' when the transmission starts. The BSY flag is cleared under any one of the following conditions: - When the SPI is correctly disabled - When a fault is detected in Master mode (MODF bit set to 1) - In Master mode, when it finishes a data transmission and no new data is ready to be sent - In Slave mode, when the BSY flag is set to '0' for at least one SPI clock cycle between each data transfer. Note: it is recommended to use always the TXE and RXNE flags (instead of the BSY flags) to handle data transmission or reception operations. ### 26.3.11. Error flags ### 26.3.11.1. Mode fault (MODF) Mode fault occurs when the master device has its internal NSS signal (NSS pin in NSS hardware mode, or SSI bit in NSS software mode) pulled low. This automatically sets the MODF bit. Master mode fault affects the SPI interface in the following ways: - The MODF bit is set and an SPI interrupt is generated if the ERRIE bit is set. - The SPE bit is cleared. This blocks all output from the device and disables the SPI interface. - The MSTR bit is cleared, thus forcing the device into slave mode. Use the following software sequence to clear the MODF bit: - 1. Make a read or write access to the SPIx\_SR register while the MODF bit is set. - 2. Then write to the SPIx\_CR1 register. To avoid any multiple slave conflicts in a system comprising several MCUs, the NSS pin must be pulled high during the MODF bit clearing sequence. The SPE and MSTR bits can be restored to their original state after this clearing sequence. As a security, hardware does not allow the SPE and MSTR bits to be set while the MODF bit is set. In a slave device the MODF bit cannot be set except as the result of a previous multimaster conflict. ### 26.3.11.2. Overrun flag (OVR) An overrun condition occurs when data is received by a master or slave and the RXFIFO has not enough space to store this received data. This can happen if the software or the DMA did not have enough time to read the previously received data (stored in the RXFIFO) or when space for data storage is limited. When an overrun condition occurs, the newly received value does not overwrite the previous one in the RXFIFO. The newly received value is discarded and all data transmitted subsequently is lost. Clearing the OVR bit is done by a read access to the SPI\_DR register followed by a read access to the SPI\_SR register. ## 26.3.12. SPI interrupts Table 26-1 SPI interrupt requests | Interrupt event | Event flag | Enable Control bit | |------------------------------------|------------|--------------------| | Transmit TXFIFO ready to be loaded | TXE | TXEIE | | Data received in RXFIFO | RXNE | RXNEIE | | Master Mode fault event | MODF | ERRIE | | Overrun error | OVR | ERRIE | # 26.4. SPI register The SPI registers have to be accessed by 16 bits and 32 bits, and the DR registers support 32 bits, 16 bits and 8 bits. # 26.4.1. SPI control register 1 (SPI\_CR1) Address offset: 0x00 Reset value: 0x0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|------------|---------|---------|---------|------------|---------|---------|--------------|---------|--------|--------|--------|----------|----------|----------| | BI-<br>DIMOD<br>E | BIDIO<br>E | Re<br>s | Re<br>s | Re<br>s | RXONL<br>Y | SS<br>M | SS<br>1 | LSBFIR<br>ST | SP<br>E | E | BR[2:0 | ] | MST<br>R | CPO<br>L | CPH<br>A | | RW | RW | | | | RW | RW | R<br>W | RW | RW | R<br>W | R<br>W | R<br>W | RW | RW | RW | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | BIDIMODE | RW | 0 | Bidirectional data mode enable 0: 2-line unidirectional data mode 1: 1-line bidirectional data mode | | 14 | BIDIOE | RW | 0 | Output enable in bidirectional mode This bit combined with the BIDIMODE bit selects the direction of transfer in bidirectional mode 0: Output disabled (receive-only mode) 1: Output enabled (transmit-only mode) In master mode, the MOSI pin is used and in slave mode, the MISO pin is used. | | 13 | Reserved | | 0 | | | 12 | Reserved | | 0 | | | 11 | Reserved | RES | - | Reserved | | 10 | RXONLY | RW | 0 | Receive control only. This bit, together with the BIDIMODE bit, determines the transfer direction in "2-wire unidirectional" mode. In the configuration of multiple slave devices, this bit is set to 1 on the slave device that is not accessed, so that only the slave device that is accessed has output, so there will be no data conflict on the data line. 0: Full-duplex (Transmit and receive) 1: Output disabled (Receive-only mode) | | 9 | SSM | RW | 0 | Software slave management When the SSM bit is set, the NSS pin input is replaced with the value from the SSI bit. 0: Software slave management disabled 1: Software slave management enabled | | 8 | SSI | RW | 0 | Internal slave select | | Bit | Name | R/W | Reset Value | Function | |-----|----------|--------|-------------|---------------------------------------------------------| | | | | | This bit has an effect only when the SSM bit is | | | | | | set. The value of this bit is forced onto the NSS | | | | | | pin and the I/O value of the NSS pin is ignored. | | | | | | Frame format | | | | | | 0: Data is transmitted with the MSB first. | | 7 | LSBFIRST | RW | 0 | 1: Data is transmitted with the LSB first. | | | | | | This bit should not be changed when communica- | | | | | | tion is ongoing | | | | | | SPI enable | | 6 | SPE | RW | 0 | 0: SPI disabled | | | | | | 1: SPI enable | | | | | | Baud rate control | | | | | | 000: fpclk/2 | | | | | | 001: fpclk/4 | | | | | | 010: fpclk/8 | | | | | | 011: fpclk/16 | | | | | | 100: fpclk/32 | | 5:3 | BR[2:0] | RW | 0 | 101: f <sub>PCLK</sub> /64 | | | | | | 110: fpclk/128 | | | | | | 111: fpclk/256 | | | | | | These bits should not be changed when commu- | | | | | | nication is ongoing. | | | | | | Note: In slave mode, the fastest baud rate only | | | | | | supports f <sub>PCLK</sub> /4. | | | | | | Master selection | | | 14075 | 5144 | | 0: Slave configuration | | 2 | MSTR | RW | 0 | 1: Master configuration | | | | | | Note: This bit should not be changed when com- | | | | | | munication is ongoing. | | | | | | Clock polarity | | | 0001 | D) 4 / | | 0: CK to 0 when idle | | 1 | CPOL | RW | 0 | 1: CK to 1 when idle | | | | | | This bit should not be changed when communica- | | | | - | | tion is ongoing. | | | | | | Clock phase | | | | | | 0: The first clock transition is the first data capture | | | OPLIA | DIA | | edge | | 0 | CPHA | RW | 0 | 1: The second clock transition is the first data cap- | | | | | | ture edge | | | | | | This bit should not be changed when communica- | | | | | 7 | tion is ongoing. | # 26.4.2. SPI control register 2 (SPI\_CR2) Address offset: 0x04 Reset value: 0x0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------|-----------------|-----------|--------|---------|---------|---------|-----------|------------|-----------|---------|---------|----------|-------------|-------------| | SL<br>V<br>FM | LDM<br>A_<br>TX | LDM<br>A_<br>RX | FRX<br>TH | DS | Re<br>s | Re<br>s | Re<br>s | TXEI<br>E | RXNE<br>IE | ERRI<br>E | Re<br>s | Re<br>s | SSO<br>E | TXDMA<br>EN | RXDMA<br>EN | | R<br>W | RW | RW | RW | R<br>W | R<br>W | R<br>W | R<br>W | RW | RW | RW | | | RW | RW | RW | | Bit | Name | R/W | Reset Value | Function | | | | | |-------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 31:16 | Reserved | | - | Reserved | | | | | | 15 | SLVFM | RW | 0 | Slave fast mode enable 0: Slave normal mode, the speed of the slave mode supporting the fastest SPI clock is less than pclk/4 1: Slave fast mode, can support SPI clock speed in slave mode up to pclk/4 Note: When the speed of SPI clock is less than pclk/4, this register bit must not be set. | | | | | | 14 | LDMA_TX | RW | 0 | Last DMA transfer for transmission | | | | | | Bit | Name | R/W | Reset Value | Function | | | | | |------|----------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | | | This bit is used to define whether the total number of DMA transmissions is even or odd. This function is only valid when data length = 8, the TXDMAEN bit is set, and a 16-bit write access is available. This bit needs to be written when SPE | | | | | | | | | | <ul><li>= 0.</li><li>0: Number of data to transfer is even</li><li>1: Number of data to transfer is odd</li></ul> | | | | | | 13 | LDMA_RX | RW | 0 | Last DMA transfer for transmission This bit is used to define whether the total number of DMA receptions is even or odd. This function is only valid when data length = 8, the RXDMAEN bit is set, and a 16-bit write access is available. This bit needs to be written when SPE = 0. 0: Number of data to transfer is even 1: Number of data to transfer is odd | | | | | | 12 | FRXTH | RW | 0 | FIFO reception threshold This bit is used to set the threshold of the RXFIFO that triggers an RXNE event 0: RXNE event is generated if the FIFO level is greater than or equal to 1/2 (16-bit) 1: RXNE event is generated if the FIFO level is greater than or equal to 1/4 (8-bit) | | | | | | 11 | DS | RW | 0 | SPI transmission data length 0: 8-bit data frame transmission 1: 16-bit data frame transmission | | | | | | 10:8 | Reserved | | | | | | | | | 7 | TXEIE | RW | 0 | Tx buffer empty interrupt enable 0: TXE interrupt masked 1: TXE interrupt not masked. Used to generate an interrupt request when the TXE flag is set | | | | | | 6 | RXNEIE | RW | 0 | RX buffer not empty interrupt enable 0: RXNE interrupt masked 1: RXNE interrupt not masked. Used to generate an interrupt request when the RXNE flag is set | | | | | | 5 | ERRIE | RW | 0 | Error interrupt enable 0: Error interrupt is masked 1: Error interrupt is enabled This bit controls the generation of an interrupt when an error condition occurs (CRCERR, VR, MODF in SPI mode). | | | | | | 4:3 | Reserved | RES | - | Reserved | | | | | | 2 | SSOE | RW | 0 | SS output enable 0: SS output is disabled in master mode and the SPI interface can work in multimaster configura- tion 1: SS output is enabled in master mode and when the SPI interface is enabled. The SPI interface cannot work in a multimaster environment. | | | | | | 1 | TXDMAEN | RW | 0 | Tx buffer DMA enable 0: Tx buffer DMA disabled 1: Tx buffer DMA enabled. When this bit is set, a DMA request is generated whenever the TXE flag is set. | | | | | | 0 | RXDMAEN | RW | 0 | Rx buffer DMA enable 0: Rx buffer DMA disabled 1: Rx buffer DMA enabled. When this bit is set, a DMA request is generated whenever the RXNE flag is set. | | | | | There are a total of 4 combinations of FRXTH and DS, but the process of restricting the use of the software is as follows: - 1. This bit should be 0 if DS = F is configured (ie the transmission data length is 16) - 2. If DS = 7 is configured (that is, the transmission data length is 8), the following two situations need to be distinguished: - 1) If the number of data frames of communication is 1 frame of data, you need to set this bit to 1 - 2) If the number of communication data frames is greater than 1 frame data, clear this bit to 0 # 26.4.3. SPI status register (SPI\_SR) Address offset: 0x08 Reset value: 0x0002 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|------------|------------|-------------|---|-----|-----|-----|------|-----|-----|-----|-----|------| | Res | Res | Res | FTL<br>[1: | _VL<br>:0] | FRL<br>[1:0 | | Res | BSY | OVR | MODF | Res | Res | Res | TXE | RXNE | | | | | R | R | R | R | | R | R | R | | | | R | R | | Bit | Name | R/W | Reset Value | Function | |-------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:13 | Reserved | RES | - | Reserved | | 12:11 | FTLVL | R | 0 | FIFO Transmission Level These bits are set and cleared by hardware. 00: FIFO empty 01: 1/4 FIFO 10: 1/2 FIFO 11: FIFO full (considered as FULL when the FIFO threshold is greater than 1/2) | | 10:9 | FRLVL | R | 0 | FIFO reception level These bits are set and cleared by hardware. 00: FIFO empty 01: 1/4 FIFO 10: 1/2 FIFO 11: FIFO full | | 7 | BSY | R | 0 | Busy flag 0: SPI (or I2S) not busy 1: SPI (or I2S) is busy in communication or Tx buffer is not empty | | 6 | OVR | R | 0 | Overrun flag 0: No overrun occurred 1: Overrun occurred This flag is set by hardware and reset by a software sequence. | | 5 | MODF | R | 0 | Mode fault 0: No mode fault occurred 1: Mode fault occurred This flag is set by hardware and reset by a software sequence. | | 4:2 | Reserved | | 0 | | | 1 | TXE | R | 1 | Transmit buffer empty 0: Tx buffer not empty 1: Tx buffer empty | | 0 | RXNE | R | 0 | Receive buffer not empty 0: Rx buffer empty 1: Rx buffer not empty | # 26.4.4. SPI data register (SPI\_DR) Address offset: 0x0C Reset value: 0x0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | DR[15:0] | | | | | | | | | | | | | | | | RW | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | DR[15:0] | RW | 0 | Data register Data received or to be transmitted The data register serves as an interface between the Rx and Tx FIFOs. When the data register is | | Bit | Name | R/W | Reset Value | Function | |-----|------|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | read, RxFIFO is accessed while the write to data register accesses TxFIFO. Note:Depending on the DS bit (data frame width selection), data transmission or reception is 8-bit or 16-bit. For 8-bit data frames, the data registers are sent and received based on right -aligned 8-bit data. When in receive mode, DR [15:8] is set to 0 by hardware. For 16-bit data frame, the data register is 16-bit, and the entire DR [15:0] is used for transmit and receive. | # 26.4.5. SPI register map | Offset | Register | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 2 | 4 | 3 | 2 | 1 | 0 | |--------|-------------|---------------|---------|---------|-------|-----------------|--------|------------------|------|----------|--------|-------|---------|------|------|-------------|-------------| | 0x00 | SPI_CR1 | BI-<br>DIMODE | BIDIOE | Res. | Res. | Res. | RXONLY | SSM | ISS | LSBFIRST | SPE | | BR[2:0] | | MSTR | CPOL | СРНА | | | Reset value | 0 | 0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x04 | SPI_CR2 | SLVFM | LDMA_TX | LDMA_RX | FRXTH | DS | Res. | Res. | Res. | TXEIE | RXNEIE | ERRIE | Res. | Res. | SSOE | TXDMAE<br>N | RXDMAE<br>N | | | Reset value | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | | | 0 | 0 | 0 | | 0x08 | SPI_SR | Res. | Res. | Res. | [0:4] | r i LV L [ I.U] | [0:17] | r R L V L [ 1.0] | Res. | BSY | OVR | MODEF | Res. | Res. | Res. | TXE | RXNE | | | Reset value | | | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | | | 1 | 0 | | 0x0C | SPI_DR | | | | | | | DR[15:0] | | | | | | | | | | | 0,00 | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 27. Debug support ### 27.1. Overview This devices are built around a Cortex-M0+ core which contains hardware extensions for advanced debugging features. The debug extensions allow the core to be stopped either on a given instruction fetch (breakpoint) or data access (watchpoint). When stopped, the core's internal state and the system's external state may be examined. Once examination is complete, the core and the system may be restored and program execution resumed. The debug features are used by the debugger host when connecting to and debugging the MCUs. One interface for debug is available: serial wire. The debugging function in M0+ CPU Core is a set of ARM CoreSight Design kit. The ARM Cortex®-M0 core provides integrated on-chip debug support. It is comprised of: ■ SW-DP: serial wire ■ BPU: Break point unit DWT: Data watchpoint trigger It also includes debug features dedicated to this chip: - Flexible debug pinout assignment - MCU debug box (support for low-power modes, control over peripheral clocks, etc.) Figure 27-1 Block diagram of MCU debug support # 27.2. Pinout and debug port pins ### 27.2.1. SWD port pins Two pins are used to debug, these pins are available on all packages. Table 27-1 SWD port pins | SW-DP Pin | | SW debug port | Pin assignment | |-----------|------|-------------------------------|------------------| | name | Type | Debug assignment | Pili assigninent | | SWDIO | I/O | Serial Wire Data Input/Output | PA13 | | SW-DP Pin | | SW debug port | Din occionment | |-----------|------|-------------------|----------------| | name | Туре | Debug assignment | Pin assignment | | SWDCLK | I | Serial Wire Clock | PA14 | ### 27.2.2. SW-DP pin assignment After reset (SYSRESETn or PORESETn), the pins used for the SW-DP are assigned as dedicated pins which are immediately usable by the debugger host. However, the MCU offers the possibility to disable the SWD port and can then release the associated pins for general-purpose I/O (GPIO) usage. ### 27.2.3. Internal pull-up & pull-down on SWD pins Once the SW I/O is released by the user software, the GPIO controller takes control of these pins. The reset states of the GPIO control registers put the I/Os in the equivalent states: - SWDIO: input pull-up - SWCLK: input pull-down Having embedded pull-up and pull-down resistors removes the need to add external resistors. ## 27.3. ID codes and locking mechanism Here are several ID codes inside the MCU. It is recommended that Keil, IAR and other tools use this ID Code (located at 0x4001 5800) locks debugging. After the chip is powered on, the hardware reads the 0x1FFF 0FF8 address of the flash 's factory config.byte and loads it into the DBG \_IDCODE register. # 27.4. SWD debug port ### 27.4.1. SWD protocol introduction This synchronous serial protocol uses two pins: - SWCLK: clock from host to target - SWDIO: bidirectional The protocol allows two banks of registers (DPACC registers and APACC registers) to be read and written to. Bits are transferred LSB-first on the wire. For SWDIO bidirectional management, the line must be pulled-up on the board (100 k $\Omega$ recommended by ARM). Each time the direction of SWDIO changes in the protocol, a turnaround time is inserted where the line is not driven by the host nor the target. By default, this turnaround time is one bit time, however this can be adjusted by configuring the SWCLK frequency. ### 27.4.2. SWD protocol sequence Each sequence consist of three phases: - Packet request (8 bits) transmitted by the host - Acknowledge response (3 bits) transmitted by the target - Data transfer phase (33 bits) transmitted by the host or the target Table 27-2 Packet request (8 bits) | Bit | Name | Description | |-----|-------|--------------| | 0 | Start | Must be "1" | | 1 | APnDP | 0: DP Access | | Bit | Name | Description | |-----|--------|----------------------------------------------------------------------------------| | | | 1: AP Access | | 2 | RnW | 0: Write Request | | 2 | KIIVV | 1: Read Request | | 4:3 | A[3:2] | Address field of the DP or AP registers | | 5 | Parity | Single bit parity of preceding bits | | 6 | Stop | 0 | | 7 | Park | Not driven by the host. Must be read as "1" by the target because of the pull-up | The packet request is always followed by the turnaround time (default 1 bit) where neither the host nor target drive the line. Table 27-3 ACK response (3 bits) | Bit | Name | Description | |-------|------|------------------------------------| | [2:0] | ACK | 001: FAULT<br>010: WAIT<br>100: OK | The ACK Response must be followed by a turnaround time only if it is a READ transaction or if a WAIT or FAULT acknowledge has been received. Table 27-4 DATA transfer (33 bits) | Bit | Name | Description | |--------|----------------|-----------------------------------| | [31:0] | WDATA or RDATA | Write or Read data | | 32 | Parity | Single parity of the 32 data bits | The DATA transfer must be followed by a turnaround time only if it is a READ transaction. ## 27.4.3. SW-DP state machine (reset, idle states, ID code) The State Machine of the SW-DP has an internal ID code which identifies the SW-DP. It follows the JEP-106 standard. This ID code is the default ARM one and is set to 0x0BB11477 (corresponding to Cortex®-M0). ### 27.4.4. DP and AP read/write accesses. - Read accesses to the DP are not posted: the target response can be immediate (if ACK = OK) or can be delayed (if ACK = WAIT). - Read accesses to the AP are posted. This means that the result of the access is returned on the next transfer. If the next access to be done is NOT an AP access, then the DP-RDBUFF register must be read to obtain the result. The READOK flag of the DP-CTRL/STAT register is updated on every AP read access or RDBUFF read request to know if the AP read access was successful. - The SW-DP implements a write buffer (for both DP or AP writes), that enables it toaccept a write operation even when other transactions are still outstanding. If the write buffer is full, the target acknowledge response is "WAIT". With the exception of IDCODE read or CTRL/STAT read or ABORT write which are accepted even if the write buffer is full. - Because of the asynchronous clock domains SWCLK and HCLK, two extra SWCLK cycles are needed after a write transaction (after the parity bit) to make the write effective internally. These cycles should be applied while driving the line low (IDLE state) This is particularly important when writing the CTRL/STAT for a power-up request. If the next transaction (requiring a power-up) occurs immediately, it will fail. ## 27.4.5. SW-DP registers Access to these registers are initiated when APnDP = 0. | A[3:2] | R/W | CTRLSEL bit<br>of SELECT<br>register | Register | Notes | |--------|------------|--------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 | Read | | IDCODE | The manufacturer code is set to the default ARM code for Cortex-M0: 0x0BB11477 (identifies the SW-DP) | | 00 | Write | | ABORT | | | 01 | Read/Write | 0 | DP-CTRL/STAT | Purpose is to: - request a system or debug power-up - configure the transfer operation for AP accesses - control the pushed compare and pushed verify operations. - read some status flags (overrun, power-up acknowledges) | | 01 | Read/Write | 1 | WIRE<br>CONTROL | Purpose is to configure the physical serial port protocol (like the duration of the turnaround time) | | 10 | Read | | READ<br>RESEND | Enables recovery of the read data from a corrupted debugger transfer, without repeating the original AP transfer. | | 10 | Write | | SELECT | The purpose is to select the current access port and the active 4-words register window | | 11 | Read/Write | | READ BUFFER | This read buffer is useful because AP accesses are posted (the result of a read AP request is available on the next AP transaction). This read buffer captures data from the AP, presented as the result of a previous read, without initiating a new transaction | # 27.4.6. SW-AP registers | Address | A[3:2] value | Description | |---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0 | 00 | Reserved | | 0x4 | 01 | DP CTRL/STAT register. Used to: Request a system or debug power-up Configure the transfer operation for AP accesses Control the pushed compare and pushed verify operations. Read some status flags (overrun, power-up acknowledges) | | 0x8 | 10 | DP SELECT register: Used to select the current access port and the active 4-words register window. ■ Bits 31:24: APSEL: select the current AP ■ Bits 23:8: reserved ■ Bits 7:4: APBANKSEL: select the active 4-words register window on the current AP ■ Bits 3:0: reserved | | 0xC | 11 | DP RDBUFF register: Used to allow the debugger to get the final result after a sequence of operations (without requesting new JTAG-DP operation) | # 27.5. Core debug Core debug is accessed through the core debug registers. Debug access to these registers is by means of the debug access port. It consists of four registers: Table 27-5 Core debug registers | Register | Description | |----------|----------------------------------------------------| | DHCSR | 32bit Debug halting control and status register | | DCRSR | 17bit Debug Core register selector register | | DHCDR | 32bit debug Core register Data register | | DEMCR | 32bit debug exception and monitor control register | These registers are not reset by a system reset. They are only reset by a power-on reset. Refer to the Cortex®-M0+ TRM for further details. To Halt on reset, it is necessary to: - Enable the bit0 (VC\_CORRESET) of the Debug and Exception Monitor Control Register - Enable the bit0 (C\_DEBUGEN) of the Debug Halting Control and Status Register ## 27.6. Break point unit (BPU) The Cortex-M0+ BPU implementation provides four breakpoint registers. The BPU is a subset of the Flash Patch and Breakpoint (FPB) block available in ARMv7-M (Cortex-M3 & Cortex-M4). ### 27.6.1. BPU functionality The processor breakpoints implement PC based breakpoint functionality. Refer the ARMv6-M ARM and the ARM CoreSight Components Technical Reference Manual for more information about the BPU CoreSight identification registers, and their addresses and access types. ## 27.7. Data watchpoint (DWT) The Cortex-M0 DWT implementation provides two watchpoint register sets ## 27.7.1. DWT functionality The processor watchpoints implement both data address and PC based watchpoint functionality. ### 27.7.2. DWT program counter sample register A processor that implements the data watchpoint unit also implements the ARMv6-M optional DWT Program Counter Sample Register (DWT\_PCSR). This register permits a debugger to periodically sample the PC without halting the processor. This provides coarse grained profiling. See the ARMv6-M ARM for more information. The Cortex-M0 DWT\_PCSR records both instructions that pass their condition codes and those that fail. # 27.8. MCU debug component (DBGMCU) The MCU debug component helps the debugger provide support for: - Low-power modes - Clock control for timers, watchdog and I2C during a breakpoint ### 27.8.1. Debug support for low-power modes To enter low-power mode, the instruction WFI or WFE must be executed. The MCU implements several low-power modes which can either deactivate the CPU clock or reduce the power of the CPU. The core does not allow FCLK or HCLK to be turned off during a debug session. As these are required for the debugger connection, during a debug, they must remain active. The MCU integrates special means to allow the user to debug software in low-power modes. For this, the debugger host must first set some debug configuration registers to change the low-power mode behavior: In Sleep mode: FCLK and HCLK are still active. Consequently, this mode does not impose any restrictions on the standard debug features. In stop mode: The DBG\_STOP bit must be set in advance by the debugger. ■ In Stop/Standby mode, the DBG\_STOP bit must be previously set by the debugger. This enables the internal RC oscillator clock to feed FCLK and HCLK in Stop mode. ### 27.8.2. Debug support for times, watchdog and IIC During a breakpoint, it is necessary to choose how the counter of timers and watchdog should behave: - They can continue to count inside a breakpoint. This is usually required when a PWM is controlling a motor, for example. - They can stop to count inside a breakpoint. This is required for watchdog purposes. For the I2C, the user can choose to block the SMBUS timeout during a breakpoint. ## 27.9. DBG register ## 27.9.1. DBG device ID code register (DBG\_IDCODE) Address offset: 0x00 Only supports 32-bit address access, read only. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------|-----------|------------------|-----------|-----------|----------|-----------------|-----------------|----------|--------------|-----------------|----------|-----------------|----------|-----------------| | TBD | r | r | r | r | r | r | r | r | r | r | r | r | r | r | r | r | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15<br>TBD | 14<br>TBD | 13<br>TBD | <b>12</b><br>TBD | 11<br>TBD | 10<br>TBD | 9<br>TBD | <b>8</b><br>TBD | <b>7</b><br>TBD | 6<br>TBD | <b>5</b> TBD | <b>4</b><br>TBD | 3<br>TBD | <b>2</b><br>TBD | 1<br>TBD | <b>0</b><br>TBD | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|----------| | 31:0 | Reserved | R | | | ## 27.9.2. Debug MCU configuration register (DBGMCU\_CR) This register configures the MCU low power mode in debug state. This register is asynchronously reset by a power-on reset (not a system reset). It can be written by the debugger under system reset. If the debugger host does not support this feature, it is still possible for the software user to write to these registers. Address offset: 0x04 Reset value: 0x0000 0000 (will not be reset by system reset) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------|-----| | Res | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res DBG_<br>STOP | Res | | | | | | | | | | | | | | | | RW | | | Bit | Name | R/W | Reset Value | Function | |------|----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | Reserved | | | | | 1 | DBG_STOP | RW | 0 | Debug Stop mode 0: (FCLK = Off, HCLK = Off) In STOP mode, the clock controller disables HCLK and FCLK. When exiting from STOP mode, the clock configuration is identical to the one after RESET (CPU clocked by the HSI). Consequently, the software must reprogram the clock controller to enable the clock configuration. | | Bit | Name | R/W | Reset Value | Function | |-----|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 1: (FCLK = on, HCLK = on). When entering STOP mode, HSI will not be turned off, and FCLK and HCLK are generated by I. When exiting STOP mode, if the clock control needs to be changed, the software needs to be reconfigured. | | 0 | Reserved | | | | ## 27.9.3. DBG APB freeze register 1 (DBG\_APB\_FZ1) This register is used to configure the clock of timer, RTC, IWDG, WWDG under debug. This register is asynchronously reset by a power-on reset (not a system reset). It can be written by the debugger under system reset. Address offset: 0x08 Power on Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|---------|---------|--------|----------------|---------------|---------|---------|---------|---------|---------|---------|---------|---------|----------------|---------| | DBG_ | R | R | D | 2 | 6 | R | R | R | R | R | R | R | R | Des | R | | LPTIM_S<br>TOP | es | es | Res | Res | Res | es Res | es | | RW | | | | | | | | | | 1 | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DBG_ | DDC | 000 | | | | | | | | | | | | Res | R | R | IWDG_S | DBG_<br>WWDG_S | DBG_<br>RTC_S | R | R | R | R | R | R | R | R | DBG_<br>TIM3_S | R | | Res | R<br>es | R<br>es | | | | R<br>es | R<br>es | | Bit | Name | R/W | Reset Value | Function | |-------|----------------|-----|-------------|-------------------------------------------------------------------------------------------| | 31 | DBG_LPTIM_STOP | RW | 0 | When the CPU is stopped, the counter clock control bit of the L PTIM 0: enable 1: Disable | | 30:13 | Reserved | | | | | 12 | DBG_IWDG_STOP | RW | 0 | When the CPU is stopped, the clock control bit of the IWDG counter 0: enable 1: Disable | | 1 1 | DBG_WWDG_STOP | RW | 0 | When the CPU is stopped, the clock control bit of the WWDG counter 0: enable 1: Disable | | 1 0 | DBG_RTC_STOP | RW | 0 | When the CPU is stopped, the clock control bit of the RTC counter 0: enable 1: Disable | | 9:2 | Reserved | | | | | 1 | DBG_TIM3_STOP | RW | 0 | TIM 3 counter when the CPU is stopped 0: enable 1: Disable | | 0 | Reserve | | | | ### 27.9.4. DBG APB freeze register 2 (DBG\_APB\_FZ2) This register is used to configure the clock control of timer under debug. This register is asynchronously reset by a power-on reset (not a system reset). It can be written by the debugger under system reset. Address offset: 0x0C Power on Reset value: 0x0000 0000 Only supports 32-bit address access, read only. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------------------|---------|---------|---------|-----------------------|---------|---------|---------|---------|---------|---------|---------|---------|------------------------|------------------------|---------| | Res | Re<br>s | Re<br>s | Re<br>s | Res | Re<br>s DBG_<br>TIM17_ST<br>OP | DBG_<br>TIM16_ST<br>OP | Re<br>s | | | | | | | | | | | | | | | RW | RW | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DBG_<br>TIM14_ST<br>OP | Re<br>s | Re<br>s | Re<br>s | DBG_<br>TIM1_ST<br>OP | Re<br>s Res | Res | Re<br>s | | RW | | | | RW | | | | | | | | | | | | | Bit | Name | R/W | Reset Value | Function | |-------|----------------|-----|-------------|------------------------------------------------------------------------------------------| | 31:19 | Reserved | | | | | 18 | DBG_TIM17_STOP | | | When the CPU is stopped, the clock control bit of the TIM17 counter 0: Enable 1: Disable | | 17 | DBG_TIM16_STOP | | | When the CPU is stopped, the clock control bit of the TIM16 counter 0: Enable 1: Disable | | 16 | Reserved | | | | | 15 | DBG_TIM14_STOP | | | When the CPU is stopped, the clock control bit of the TIM14 counter 0: Enable 1: Disable | | 14:12 | Reserved | | | | | 11 | DBG_TIM1_STOP | | | When the CPU is stopped, the clock control bit of the TIM1 counter 0: Enable 1: Disable | | 10:0 | Reserved | | | | # 27.9.5. DBG register map | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 80 | 7 | 9 | 5 | 4 | က | 2 | 1 | 0 | |--------------------|-------------------------|---------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|--------------|-------------|--------------|------|------|------|------|------|------|------|------|---------------|------| | 0<br>x | DBG<br>_ID-<br>COD<br>E | TBD | 0 | Re-<br>set<br>valu<br>e | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0<br>x | DBG<br>_CR | Res. | Res. | Res | Res. DBG_STO | Res. | | 0 4 | Re-<br>set<br>valu<br>e | | | | | | ~ | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | | 0<br>x<br>0<br>8 | DBG<br>_AP<br>B_F<br>Z1 | DBG LPTIM STO | Res. DBG_IWDG_STO | DBG_WWDG_ST | DBG RTC STOP | Res. DBG TIM3 STOP | Res. | | 0 | Re-<br>set<br>valu<br>e | 0 | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | | | | | | | | | 0 | | | O<br>ff<br>s<br>et | Reg-<br>ister | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | œ | 7 | 9 | 2 | 4 | 3 | 2 | 1 | 0 | |--------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|--------------|--------------|------|--------------|------|------|------|--------------|------|------|------|------|------|------|------|------|------|------|------| | 0<br>x<br>0<br>C | DBG<br>_AP<br>B_F<br>Z2 | Res. DBG_TIM17_ST | DBG_TIM16_ST | Res. | DBG TIM14 ST | Res. | Res. | Res. | DBG_TIM1_STO | Res. | | Re-<br>set<br>valu<br>e | | | | | | | | | | | | | | 0 | 0 | | 0 | | | | 0 | | | | | | | | | | | | # 28. Version History | Version | Date | Description | |---------|------------|-----------------| | V1.0 | 2022.10.20 | Initial version | | | | | | | | | Puya Semiconductor Co., Ltd. ### **IMPORTANT NOTICE** Puya Semiconductor reserves the right to make changes without further notice to any products or specifications herein. Puya Semiconductor does not assume any responsibility for use of any its products for any particular purpose, nor does Puya Semiconductor assume any liability arising out of the application or use of any its products or circuits.